Path: blob/main/sys/contrib/dev/mediatek/mt76/mt7615/mac.h
48525 views
/* SPDX-License-Identifier: ISC */1/* Copyright (C) 2019 MediaTek Inc. */23#ifndef __MT7615_MAC_H4#define __MT7615_MAC_H56#define MT_CT_PARSE_LEN 727#define MT_CT_DMA_BUF_NUM 289#define MT_RXD0_LENGTH GENMASK(15, 0)10#define MT_RXD0_PKT_FLAG GENMASK(19, 16)11#define MT_RXD0_PKT_TYPE GENMASK(31, 29)1213#define MT_RXD0_NORMAL_ETH_TYPE_OFS GENMASK(22, 16)14#define MT_RXD0_NORMAL_IP_SUM BIT(23)15#define MT_RXD0_NORMAL_UDP_TCP_SUM BIT(24)16#define MT_RXD0_NORMAL_GROUP_1 BIT(25)17#define MT_RXD0_NORMAL_GROUP_2 BIT(26)18#define MT_RXD0_NORMAL_GROUP_3 BIT(27)19#define MT_RXD0_NORMAL_GROUP_4 BIT(28)2021#define MT_RXD1_NORMAL_BSSID GENMASK(31, 26)22#define MT_RXD1_NORMAL_PAYLOAD_FORMAT GENMASK(25, 24)23#define MT_RXD1_FIRST_AMSDU_FRAME GENMASK(1, 0)24#define MT_RXD1_MID_AMSDU_FRAME BIT(1)25#define MT_RXD1_LAST_AMSDU_FRAME BIT(0)26#define MT_RXD1_NORMAL_HDR_TRANS BIT(23)27#define MT_RXD1_NORMAL_HDR_OFFSET BIT(22)28#define MT_RXD1_NORMAL_MAC_HDR_LEN GENMASK(21, 16)29#define MT_RXD1_NORMAL_CH_FREQ GENMASK(15, 8)30#define MT_RXD1_NORMAL_KEY_ID GENMASK(7, 6)31#define MT_RXD1_NORMAL_BEACON_UC BIT(5)32#define MT_RXD1_NORMAL_BEACON_MC BIT(4)33#define MT_RXD1_NORMAL_BF_REPORT BIT(3)34#define MT_RXD1_NORMAL_ADDR_TYPE GENMASK(2, 1)35#define MT_RXD1_NORMAL_BCAST GENMASK(2, 1)36#define MT_RXD1_NORMAL_MCAST BIT(2)37#define MT_RXD1_NORMAL_U2M BIT(1)38#define MT_RXD1_NORMAL_HTC_VLD BIT(0)3940#define MT_RXD2_NORMAL_NON_AMPDU BIT(31)41#define MT_RXD2_NORMAL_NON_AMPDU_SUB BIT(30)42#define MT_RXD2_NORMAL_NDATA BIT(29)43#define MT_RXD2_NORMAL_NULL_FRAME BIT(28)44#define MT_RXD2_NORMAL_FRAG BIT(27)45#define MT_RXD2_NORMAL_INT_FRAME BIT(26)46#define MT_RXD2_NORMAL_HDR_TRANS_ERROR BIT(25)47#define MT_RXD2_NORMAL_MAX_LEN_ERROR BIT(24)48#define MT_RXD2_NORMAL_AMSDU_ERR BIT(23)49#define MT_RXD2_NORMAL_LEN_MISMATCH BIT(22)50#define MT_RXD2_NORMAL_TKIP_MIC_ERR BIT(21)51#define MT_RXD2_NORMAL_ICV_ERR BIT(20)52#define MT_RXD2_NORMAL_CLM BIT(19)53#define MT_RXD2_NORMAL_CM BIT(18)54#define MT_RXD2_NORMAL_FCS_ERR BIT(17)55#define MT_RXD2_NORMAL_SW_BIT BIT(16)56#define MT_RXD2_NORMAL_SEC_MODE GENMASK(15, 12)57#define MT_RXD2_NORMAL_TID GENMASK(11, 8)58#define MT_RXD2_NORMAL_WLAN_IDX GENMASK(7, 0)5960#define MT_RXD3_NORMAL_PF_STS GENMASK(31, 30)61#define MT_RXD3_NORMAL_PF_MODE BIT(29)62#define MT_RXD3_NORMAL_CLS_BITMAP GENMASK(28, 19)63#define MT_RXD3_NORMAL_WOL GENMASK(18, 14)64#define MT_RXD3_NORMAL_MAGIC_PKT BIT(13)65#define MT_RXD3_NORMAL_OFLD GENMASK(12, 11)66#define MT_RXD3_NORMAL_CLS BIT(10)67#define MT_RXD3_NORMAL_PATTERN_DROP BIT(9)68#define MT_RXD3_NORMAL_TSF_COMPARE_LOSS BIT(8)69#define MT_RXD3_NORMAL_RXV_SEQ GENMASK(7, 0)7071#define MT_RXD4_FRAME_CONTROL GENMASK(15, 0)7273#define MT_RXD6_SEQ_CTRL GENMASK(15, 0)74#define MT_RXD6_QOS_CTL GENMASK(31, 16)7576#define MT_RXD7_HT_CONTROL GENMASK(31, 0)7778#define MT_RXV1_ACID_DET_H BIT(31)79#define MT_RXV1_ACID_DET_L BIT(30)80#define MT_RXV1_VHTA2_B8_B3 GENMASK(29, 24)81#define MT_RXV1_NUM_RX GENMASK(23, 22)82#define MT_RXV1_HT_NO_SOUND BIT(21)83#define MT_RXV1_HT_SMOOTH BIT(20)84#define MT_RXV1_HT_SHORT_GI BIT(19)85#define MT_RXV1_HT_AGGR BIT(18)86#define MT_RXV1_VHTA1_B22 BIT(17)87#define MT_RXV1_FRAME_MODE GENMASK(16, 15)88#define MT_RXV1_TX_MODE GENMASK(14, 12)89#define MT_RXV1_HT_EXT_LTF GENMASK(11, 10)90#define MT_RXV1_HT_AD_CODE BIT(9)91#define MT_RXV1_HT_STBC GENMASK(8, 7)92#define MT_RXV1_TX_RATE GENMASK(6, 0)9394#define MT_RXV2_SEL_ANT BIT(31)95#define MT_RXV2_VALID_BIT BIT(30)96#define MT_RXV2_NSTS GENMASK(29, 27)97#define MT_RXV2_GROUP_ID GENMASK(26, 21)98#define MT_RXV2_LENGTH GENMASK(20, 0)99100#define MT_RXV3_WB_RSSI GENMASK(31, 24)101#define MT_RXV3_IB_RSSI GENMASK(23, 16)102103#define MT_RXV4_RCPI3 GENMASK(31, 24)104#define MT_RXV4_RCPI2 GENMASK(23, 16)105#define MT_RXV4_RCPI1 GENMASK(15, 8)106#define MT_RXV4_RCPI0 GENMASK(7, 0)107108#define MT_RXV5_FOE GENMASK(11, 0)109110#define MT_RXV6_NF3 GENMASK(31, 24)111#define MT_RXV6_NF2 GENMASK(23, 16)112#define MT_RXV6_NF1 GENMASK(15, 8)113#define MT_RXV6_NF0 GENMASK(7, 0)114115enum tx_header_format {116MT_HDR_FORMAT_802_3,117MT_HDR_FORMAT_CMD,118MT_HDR_FORMAT_802_11,119MT_HDR_FORMAT_802_11_EXT,120};121122enum tx_pkt_type {123MT_TX_TYPE_CT,124MT_TX_TYPE_SF,125MT_TX_TYPE_CMD,126MT_TX_TYPE_FW,127};128129enum tx_port_idx {130MT_TX_PORT_IDX_LMAC,131MT_TX_PORT_IDX_MCU132};133134enum tx_mcu_port_q_idx {135MT_TX_MCU_PORT_RX_Q0 = 0,136MT_TX_MCU_PORT_RX_Q1,137MT_TX_MCU_PORT_RX_Q2,138MT_TX_MCU_PORT_RX_Q3,139MT_TX_MCU_PORT_RX_FWDL = 0x1e140};141142enum tx_phy_bandwidth {143MT_PHY_BW_20,144MT_PHY_BW_40,145MT_PHY_BW_80,146MT_PHY_BW_160,147};148149#define MT_CT_INFO_APPLY_TXD BIT(0)150#define MT_CT_INFO_COPY_HOST_TXD_ALL BIT(1)151#define MT_CT_INFO_MGMT_FRAME BIT(2)152#define MT_CT_INFO_NONE_CIPHER_FRAME BIT(3)153#define MT_CT_INFO_HSR2_TX BIT(4)154155#define MT_TXD0_P_IDX BIT(31)156#define MT_TXD0_Q_IDX GENMASK(30, 26)157#define MT_TXD0_UDP_TCP_SUM BIT(24)158#define MT_TXD0_IP_SUM BIT(23)159#define MT_TXD0_ETH_TYPE_OFFSET GENMASK(22, 16)160#define MT_TXD0_TX_BYTES GENMASK(15, 0)161162#define MT_TXD1_OWN_MAC GENMASK(31, 26)163#define MT_TXD1_PKT_FMT GENMASK(25, 24)164#define MT_TXD1_TID GENMASK(23, 21)165#define MT_TXD1_AMSDU BIT(20)166#define MT_TXD1_UNXV BIT(19)167#define MT_TXD1_HDR_PAD GENMASK(18, 17)168#define MT_TXD1_TXD_LEN BIT(16)169#define MT_TXD1_LONG_FORMAT BIT(15)170#define MT_TXD1_HDR_FORMAT GENMASK(14, 13)171#define MT_TXD1_HDR_INFO GENMASK(12, 8)172#define MT_TXD1_WLAN_IDX GENMASK(7, 0)173174#define MT_TXD2_FIX_RATE BIT(31)175#define MT_TXD2_TIMING_MEASURE BIT(30)176#define MT_TXD2_BA_DISABLE BIT(29)177#define MT_TXD2_POWER_OFFSET GENMASK(28, 24)178#define MT_TXD2_MAX_TX_TIME GENMASK(23, 16)179#define MT_TXD2_FRAG GENMASK(15, 14)180#define MT_TXD2_HTC_VLD BIT(13)181#define MT_TXD2_DURATION BIT(12)182#define MT_TXD2_BIP BIT(11)183#define MT_TXD2_MULTICAST BIT(10)184#define MT_TXD2_RTS BIT(9)185#define MT_TXD2_SOUNDING BIT(8)186#define MT_TXD2_NDPA BIT(7)187#define MT_TXD2_NDP BIT(6)188#define MT_TXD2_FRAME_TYPE GENMASK(5, 4)189#define MT_TXD2_SUB_TYPE GENMASK(3, 0)190191#define MT_TXD3_SN_VALID BIT(31)192#define MT_TXD3_PN_VALID BIT(30)193#define MT_TXD3_SEQ GENMASK(27, 16)194#define MT_TXD3_REM_TX_COUNT GENMASK(15, 11)195#define MT_TXD3_TX_COUNT GENMASK(10, 6)196#define MT_TXD3_PROTECT_FRAME BIT(1)197#define MT_TXD3_NO_ACK BIT(0)198199#define MT_TXD4_PN_LOW GENMASK(31, 0)200201#define MT_TXD5_PN_HIGH GENMASK(31, 16)202#define MT_TXD5_SW_POWER_MGMT BIT(13)203#define MT_TXD5_DA_SELECT BIT(11)204#define MT_TXD5_TX_STATUS_HOST BIT(10)205#define MT_TXD5_TX_STATUS_MCU BIT(9)206#define MT_TXD5_TX_STATUS_FMT BIT(8)207#define MT_TXD5_PID GENMASK(7, 0)208209#define MT_TXD6_FIXED_RATE BIT(31)210#define MT_TXD6_SGI BIT(30)211#define MT_TXD6_LDPC BIT(29)212#define MT_TXD6_TX_BF BIT(28)213#define MT_TXD6_TX_RATE GENMASK(27, 16)214#define MT_TXD6_ANT_ID GENMASK(15, 4)215#define MT_TXD6_DYN_BW BIT(3)216#define MT_TXD6_FIXED_BW BIT(2)217#define MT_TXD6_BW GENMASK(1, 0)218219/* MT7663 DW7 HW-AMSDU */220#define MT_TXD7_HW_AMSDU_CAP BIT(30)221#define MT_TXD7_TYPE GENMASK(21, 20)222#define MT_TXD7_SUB_TYPE GENMASK(19, 16)223#define MT_TXD7_SPE_IDX GENMASK(15, 11)224#define MT_TXD7_SPE_IDX_SLE BIT(10)225226#define MT_TXD8_L_TYPE GENMASK(5, 4)227#define MT_TXD8_L_SUB_TYPE GENMASK(3, 0)228229#define MT_TX_RATE_STBC BIT(11)230#define MT_TX_RATE_NSS GENMASK(10, 9)231#define MT_TX_RATE_MODE GENMASK(8, 6)232#define MT_TX_RATE_IDX GENMASK(5, 0)233234#define MT_TX_FREE_MSDU_ID_CNT GENMASK(6, 0)235236#define MT_TXS0_PID GENMASK(31, 24)237#define MT_TXS0_BA_ERROR BIT(22)238#define MT_TXS0_PS_FLAG BIT(21)239#define MT_TXS0_TXOP_TIMEOUT BIT(20)240#define MT_TXS0_BIP_ERROR BIT(19)241242#define MT_TXS0_QUEUE_TIMEOUT BIT(18)243#define MT_TXS0_RTS_TIMEOUT BIT(17)244#define MT_TXS0_ACK_TIMEOUT BIT(16)245#define MT_TXS0_ACK_ERROR_MASK GENMASK(18, 16)246247#define MT_TXS0_TX_STATUS_HOST BIT(15)248#define MT_TXS0_TX_STATUS_MCU BIT(14)249#define MT_TXS0_TXS_FORMAT BIT(13)250#define MT_TXS0_FIXED_RATE BIT(12)251#define MT_TXS0_TX_RATE GENMASK(11, 0)252253#define MT_TXS1_ANT_ID GENMASK(31, 20)254#define MT_TXS1_RESP_RATE GENMASK(19, 16)255#define MT_TXS1_BW GENMASK(15, 14)256#define MT_TXS1_I_TXBF BIT(13)257#define MT_TXS1_E_TXBF BIT(12)258#define MT_TXS1_TID GENMASK(11, 9)259#define MT_TXS1_AMPDU BIT(8)260#define MT_TXS1_ACKED_MPDU BIT(7)261#define MT_TXS1_TX_POWER_DBM GENMASK(6, 0)262263#define MT_TXS2_WCID GENMASK(31, 24)264#define MT_TXS2_RXV_SEQNO GENMASK(23, 16)265#define MT_TXS2_TX_DELAY GENMASK(15, 0)266267#define MT_TXS3_LAST_TX_RATE GENMASK(31, 29)268#define MT_TXS3_TX_COUNT GENMASK(28, 24)269#define MT_TXS3_F1_TSSI1 GENMASK(23, 12)270#define MT_TXS3_F1_TSSI0 GENMASK(11, 0)271#define MT_TXS3_F0_SEQNO GENMASK(11, 0)272273#define MT_TXS4_F0_TIMESTAMP GENMASK(31, 0)274#define MT_TXS4_F1_TSSI3 GENMASK(23, 12)275#define MT_TXS4_F1_TSSI2 GENMASK(11, 0)276277#define MT_TXS5_F0_FRONT_TIME GENMASK(24, 0)278#define MT_TXS5_F1_NOISE_2 GENMASK(23, 16)279#define MT_TXS5_F1_NOISE_1 GENMASK(15, 8)280#define MT_TXS5_F1_NOISE_0 GENMASK(7, 0)281282#define MT_TXS6_F1_RCPI_3 GENMASK(31, 24)283#define MT_TXS6_F1_RCPI_2 GENMASK(23, 16)284#define MT_TXS6_F1_RCPI_1 GENMASK(15, 8)285#define MT_TXS6_F1_RCPI_0 GENMASK(7, 0)286287struct mt7615_dfs_pulse {288u32 max_width; /* us */289int max_pwr; /* dbm */290int min_pwr; /* dbm */291u32 min_stgr_pri; /* us */292u32 max_stgr_pri; /* us */293u32 min_cr_pri; /* us */294u32 max_cr_pri; /* us */295};296297struct mt7615_dfs_pattern {298u8 enb;299u8 stgr;300u8 min_crpn;301u8 max_crpn;302u8 min_crpr;303u8 min_pw;304u8 max_pw;305u32 min_pri;306u32 max_pri;307u8 min_crbn;308u8 max_crbn;309u8 min_stgpn;310u8 max_stgpn;311u8 min_stgpr;312};313314struct mt7615_dfs_radar_spec {315struct mt7615_dfs_pulse pulse_th;316struct mt7615_dfs_pattern radar_pattern[16];317};318319static inline u32 mt7615_mac_wtbl_addr(struct mt7615_dev *dev, int wcid)320{321return MT_WTBL_BASE(dev) + wcid * MT_WTBL_ENTRY_SIZE;322}323324#endif325326327