Path: blob/main/sys/contrib/dev/mediatek/mt76/mt76_connac2_mac.h
48375 views
/* SPDX-License-Identifier: ISC */1/* Copyright (C) 2022 MediaTek Inc. */23#ifndef __MT76_CONNAC2_MAC_H4#define __MT76_CONNAC2_MAC_H56enum tx_header_format {7MT_HDR_FORMAT_802_3,8MT_HDR_FORMAT_CMD,9MT_HDR_FORMAT_802_11,10MT_HDR_FORMAT_802_11_EXT,11};1213enum tx_pkt_type {14MT_TX_TYPE_CT,15MT_TX_TYPE_SF,16MT_TX_TYPE_CMD,17MT_TX_TYPE_FW,18};1920enum {21MT_CTX0,22MT_HIF0 = 0x0,2324MT_LMAC_AC00 = 0x0,25MT_LMAC_AC01,26MT_LMAC_AC02,27MT_LMAC_AC03,28MT_LMAC_ALTX0 = 0x10,29MT_LMAC_BMC0,30MT_LMAC_BCN0,31MT_LMAC_PSMP0,32};3334enum {35MT_TXS_MPDU_FMT = 0,36MT_TXS_PPDU_FMT = 2,37};3839#define MT_TX_FREE_MSDU_CNT GENMASK(9, 0)40#define MT_TX_FREE_WLAN_ID GENMASK(23, 14)41#define MT_TX_FREE_COUNT GENMASK(12, 0)42/* 0: success, others: dropped */43#define MT_TX_FREE_STATUS GENMASK(14, 13)44#define MT_TX_FREE_MSDU_ID GENMASK(30, 16)45#define MT_TX_FREE_PAIR BIT(31)46/* will support this field in further revision */47#define MT_TX_FREE_RATE GENMASK(13, 0)4849#define MT_TXD0_Q_IDX GENMASK(31, 25)50#define MT_TXD0_PKT_FMT GENMASK(24, 23)51#define MT_TXD0_ETH_TYPE_OFFSET GENMASK(22, 16)52#define MT_TXD0_TX_BYTES GENMASK(15, 0)5354#define MT_TXD1_LONG_FORMAT BIT(31)55#define MT_TXD1_TGID BIT(30)56#define MT_TXD1_OWN_MAC GENMASK(29, 24)57#define MT_TXD1_AMSDU BIT(23)58#define MT_TXD1_TID GENMASK(22, 20)59#define MT_TXD1_HDR_PAD GENMASK(19, 18)60#define MT_TXD1_HDR_FORMAT GENMASK(17, 16)61#define MT_TXD1_HDR_INFO GENMASK(15, 11)62#define MT_TXD1_ETH_802_3 BIT(15)63#define MT_TXD1_VTA BIT(10)64#define MT_TXD1_WLAN_IDX GENMASK(9, 0)6566#define MT_TXD2_FIX_RATE BIT(31)67#define MT_TXD2_FIXED_RATE BIT(30)68#define MT_TXD2_POWER_OFFSET GENMASK(29, 24)69#define MT_TXD2_MAX_TX_TIME GENMASK(23, 16)70#define MT_TXD2_FRAG GENMASK(15, 14)71#define MT_TXD2_HTC_VLD BIT(13)72#define MT_TXD2_DURATION BIT(12)73#define MT_TXD2_BIP BIT(11)74#define MT_TXD2_MULTICAST BIT(10)75#define MT_TXD2_RTS BIT(9)76#define MT_TXD2_SOUNDING BIT(8)77#define MT_TXD2_NDPA BIT(7)78#define MT_TXD2_NDP BIT(6)79#define MT_TXD2_FRAME_TYPE GENMASK(5, 4)80#define MT_TXD2_SUB_TYPE GENMASK(3, 0)8182#define MT_TXD3_SN_VALID BIT(31)83#define MT_TXD3_PN_VALID BIT(30)84#define MT_TXD3_SW_POWER_MGMT BIT(29)85#define MT_TXD3_BA_DISABLE BIT(28)86#define MT_TXD3_SEQ GENMASK(27, 16)87#define MT_TXD3_REM_TX_COUNT GENMASK(15, 11)88#define MT_TXD3_TX_COUNT GENMASK(10, 6)89#define MT_TXD3_TIMING_MEASURE BIT(5)90#define MT_TXD3_DAS BIT(4)91#define MT_TXD3_EEOSP BIT(3)92#define MT_TXD3_EMRD BIT(2)93#define MT_TXD3_PROTECT_FRAME BIT(1)94#define MT_TXD3_NO_ACK BIT(0)9596#define MT_TXD4_PN_LOW GENMASK(31, 0)9798#define MT_TXD5_PN_HIGH GENMASK(31, 16)99#define MT_TXD5_MD BIT(15)100#define MT_TXD5_ADD_BA BIT(14)101#define MT_TXD5_TX_STATUS_HOST BIT(10)102#define MT_TXD5_TX_STATUS_MCU BIT(9)103#define MT_TXD5_TX_STATUS_FMT BIT(8)104#define MT_TXD5_PID GENMASK(7, 0)105106#define MT_TXD6_TX_IBF BIT(31)107#define MT_TXD6_TX_EBF BIT(30)108#define MT_TXD6_TX_RATE GENMASK(29, 16)109#define MT_TXD6_SGI GENMASK(15, 14)110#define MT_TXD6_HELTF GENMASK(13, 12)111#define MT_TXD6_LDPC BIT(11)112#define MT_TXD6_SPE_ID_IDX BIT(10)113#define MT_TXD6_ANT_ID GENMASK(7, 4)114#define MT_TXD6_DYN_BW BIT(3)115#define MT_TXD6_FIXED_BW BIT(2)116#define MT_TXD6_BW GENMASK(1, 0)117118#define MT_TXD7_TXD_LEN GENMASK(31, 30)119#define MT_TXD7_UDP_TCP_SUM BIT(29)120#define MT_TXD7_IP_SUM BIT(28)121#define MT_TXD7_TYPE GENMASK(21, 20)122#define MT_TXD7_SUB_TYPE GENMASK(19, 16)123124#define MT_TXD7_PSE_FID GENMASK(27, 16)125#define MT_TXD7_SPE_IDX GENMASK(15, 11)126#define MT_TXD7_HW_AMSDU BIT(10)127#define MT_TXD7_TX_TIME GENMASK(9, 0)128129#define MT_TXD8_L_TYPE GENMASK(5, 4)130#define MT_TXD8_L_SUB_TYPE GENMASK(3, 0)131132#define MT_TX_RATE_STBC BIT(13)133#define MT_TX_RATE_NSS GENMASK(12, 10)134#define MT_TX_RATE_MODE GENMASK(9, 6)135#define MT_TX_RATE_SU_EXT_TONE BIT(5)136#define MT_TX_RATE_DCM BIT(4)137/* VHT/HE only use bits 0-3 */138#define MT_TX_RATE_IDX GENMASK(5, 0)139140#define MT_TXS0_FIXED_RATE BIT(31)141#define MT_TXS0_BW GENMASK(30, 29)142#define MT_TXS0_TID GENMASK(28, 26)143#define MT_TXS0_AMPDU BIT(25)144#define MT_TXS0_TXS_FORMAT GENMASK(24, 23)145#define MT_TXS0_BA_ERROR BIT(22)146#define MT_TXS0_PS_FLAG BIT(21)147#define MT_TXS0_TXOP_TIMEOUT BIT(20)148#define MT_TXS0_BIP_ERROR BIT(19)149150#define MT_TXS0_QUEUE_TIMEOUT BIT(18)151#define MT_TXS0_RTS_TIMEOUT BIT(17)152#define MT_TXS0_ACK_TIMEOUT BIT(16)153#define MT_TXS0_ACK_ERROR_MASK GENMASK(18, 16)154155#define MT_TXS0_TX_STATUS_HOST BIT(15)156#define MT_TXS0_TX_STATUS_MCU BIT(14)157#define MT_TXS0_TX_RATE GENMASK(13, 0)158159#define MT_TXS1_SEQNO GENMASK(31, 20)160#define MT_TXS1_RESP_RATE GENMASK(19, 16)161#define MT_TXS1_RXV_SEQNO GENMASK(15, 8)162#define MT_TXS1_TX_POWER_DBM GENMASK(7, 0)163164#define MT_TXS2_BF_STATUS GENMASK(31, 30)165#define MT_TXS2_LAST_TX_RATE GENMASK(29, 27)166#define MT_TXS2_SHARED_ANTENNA BIT(26)167#define MT_TXS2_WCID GENMASK(25, 16)168#define MT_TXS2_TX_DELAY GENMASK(15, 0)169170#define MT_TXS3_PID GENMASK(31, 24)171#define MT_TXS3_ANT_ID GENMASK(23, 0)172173#define MT_TXS4_TIMESTAMP GENMASK(31, 0)174175/* PPDU based TXS */176#define MT_TXS5_MPDU_TX_BYTE GENMASK(22, 0)177#define MT_TXS5_MPDU_TX_CNT GENMASK(31, 23)178179#define MT_TXS6_MPDU_FAIL_CNT GENMASK(31, 23)180#define MT_TXS7_MPDU_RETRY_BYTE GENMASK(22, 0)181#define MT_TXS7_MPDU_RETRY_CNT GENMASK(31, 23)182183/* RXD DW0 */184#define MT_RXD0_LENGTH GENMASK(15, 0)185#define MT_RXD0_PKT_FLAG GENMASK(19, 16)186#define MT_RXD0_PKT_TYPE GENMASK(31, 27)187188#define MT_RXD0_NORMAL_ETH_TYPE_OFS GENMASK(22, 16)189#define MT_RXD0_NORMAL_IP_SUM BIT(23)190#define MT_RXD0_NORMAL_UDP_TCP_SUM BIT(24)191192/* RXD DW1 */193#define MT_RXD1_NORMAL_WLAN_IDX GENMASK(9, 0)194#define MT_RXD1_NORMAL_GROUP_1 BIT(11)195#define MT_RXD1_NORMAL_GROUP_2 BIT(12)196#define MT_RXD1_NORMAL_GROUP_3 BIT(13)197#define MT_RXD1_NORMAL_GROUP_4 BIT(14)198#define MT_RXD1_NORMAL_GROUP_5 BIT(15)199#define MT_RXD1_NORMAL_SEC_MODE GENMASK(20, 16)200#define MT_RXD1_NORMAL_KEY_ID GENMASK(22, 21)201#define MT_RXD1_NORMAL_CM BIT(23)202#define MT_RXD1_NORMAL_CLM BIT(24)203#define MT_RXD1_NORMAL_ICV_ERR BIT(25)204#define MT_RXD1_NORMAL_TKIP_MIC_ERR BIT(26)205#define MT_RXD1_NORMAL_FCS_ERR BIT(27)206#define MT_RXD1_NORMAL_BAND_IDX BIT(28)207#define MT_RXD1_NORMAL_SPP_EN BIT(29)208#define MT_RXD1_NORMAL_ADD_OM BIT(30)209#define MT_RXD1_NORMAL_SEC_DONE BIT(31)210211/* RXD DW2 */212#define MT_RXD2_NORMAL_BSSID GENMASK(5, 0)213#define MT_RXD2_NORMAL_CO_ANT BIT(6)214#define MT_RXD2_NORMAL_BF_CQI BIT(7)215#define MT_RXD2_NORMAL_MAC_HDR_LEN GENMASK(12, 8)216#define MT_RXD2_NORMAL_HDR_TRANS BIT(13)217#define MT_RXD2_NORMAL_HDR_OFFSET GENMASK(15, 14)218#define MT_RXD2_NORMAL_TID GENMASK(19, 16)219#define MT_RXD2_NORMAL_MU_BAR BIT(21)220#define MT_RXD2_NORMAL_SW_BIT BIT(22)221#define MT_RXD2_NORMAL_AMSDU_ERR BIT(23)222#define MT_RXD2_NORMAL_MAX_LEN_ERROR BIT(24)223#define MT_RXD2_NORMAL_HDR_TRANS_ERROR BIT(25)224#define MT_RXD2_NORMAL_INT_FRAME BIT(26)225#define MT_RXD2_NORMAL_FRAG BIT(27)226#define MT_RXD2_NORMAL_NULL_FRAME BIT(28)227#define MT_RXD2_NORMAL_NDATA BIT(29)228#define MT_RXD2_NORMAL_NON_AMPDU BIT(30)229#define MT_RXD2_NORMAL_BF_REPORT BIT(31)230231/* RXD DW4 */232#define MT_RXD4_NORMAL_PAYLOAD_FORMAT GENMASK(1, 0)233#define MT_RXD4_FIRST_AMSDU_FRAME GENMASK(1, 0)234#define MT_RXD4_MID_AMSDU_FRAME BIT(1)235#define MT_RXD4_LAST_AMSDU_FRAME BIT(0)236#define MT_RXD4_NORMAL_PATTERN_DROP BIT(9)237#define MT_RXD4_NORMAL_CLS BIT(10)238#define MT_RXD4_NORMAL_OFLD GENMASK(12, 11)239#define MT_RXD4_NORMAL_MAGIC_PKT BIT(13)240#define MT_RXD4_NORMAL_WOL GENMASK(18, 14)241#define MT_RXD4_NORMAL_CLS_BITMAP GENMASK(28, 19)242#define MT_RXD3_NORMAL_PF_MODE BIT(29)243#define MT_RXD3_NORMAL_PF_STS GENMASK(31, 30)244245#define MT_RXV_HDR_BAND_IDX BIT(24)246247/* RXD DW3 */248#define MT_RXD3_NORMAL_RXV_SEQ GENMASK(7, 0)249#define MT_RXD3_NORMAL_CH_FREQ GENMASK(15, 8)250#define MT_RXD3_NORMAL_ADDR_TYPE GENMASK(17, 16)251#define MT_RXD3_NORMAL_U2M BIT(0)252#define MT_RXD3_NORMAL_HTC_VLD BIT(0)253#define MT_RXD3_NORMAL_TSF_COMPARE_LOSS BIT(19)254#define MT_RXD3_NORMAL_BEACON_MC BIT(20)255#define MT_RXD3_NORMAL_BEACON_UC BIT(21)256#define MT_RXD3_NORMAL_AMSDU BIT(22)257#define MT_RXD3_NORMAL_MESH BIT(23)258#define MT_RXD3_NORMAL_MHCP BIT(24)259#define MT_RXD3_NORMAL_NO_INFO_WB BIT(25)260#define MT_RXD3_NORMAL_DISABLE_RX_HDR_TRANS BIT(26)261#define MT_RXD3_NORMAL_POWER_SAVE_STAT BIT(27)262#define MT_RXD3_NORMAL_MORE BIT(28)263#define MT_RXD3_NORMAL_UNWANT BIT(29)264#define MT_RXD3_NORMAL_RX_DROP BIT(30)265#define MT_RXD3_NORMAL_VLAN2ETH BIT(31)266267/* RXD GROUP4 */268#define MT_RXD6_FRAME_CONTROL GENMASK(15, 0)269#define MT_RXD6_TA_LO GENMASK(31, 16)270271#define MT_RXD7_TA_HI GENMASK(31, 0)272273#define MT_RXD8_SEQ_CTRL GENMASK(15, 0)274#define MT_RXD8_QOS_CTL GENMASK(31, 16)275276#define MT_RXD9_HT_CONTROL GENMASK(31, 0)277278/* P-RXV DW0 */279#define MT_PRXV_TX_RATE GENMASK(6, 0)280#define MT_PRXV_TX_DCM BIT(4)281#define MT_PRXV_TX_ER_SU_106T BIT(5)282#define MT_PRXV_NSTS GENMASK(9, 7)283#define MT_PRXV_TXBF BIT(10)284#define MT_PRXV_HT_AD_CODE BIT(11)285#define MT_PRXV_HE_RU_ALLOC_L GENMASK(31, 28)286287#define MT_PRXV_FRAME_MODE GENMASK(14, 12)288#define MT_PRXV_HT_SGI GENMASK(16, 15)289#define MT_PRXV_HT_STBC GENMASK(23, 22)290#define MT_PRXV_TX_MODE GENMASK(27, 24)291#define MT_PRXV_DCM BIT(17)292#define MT_PRXV_NUM_RX BIT(20, 18)293294/* P-RXV DW1 */295#define MT_PRXV_RCPI3 GENMASK(31, 24)296#define MT_PRXV_RCPI2 GENMASK(23, 16)297#define MT_PRXV_RCPI1 GENMASK(15, 8)298#define MT_PRXV_RCPI0 GENMASK(7, 0)299#define MT_PRXV_HE_RU_ALLOC_H GENMASK(3, 0)300301/* C-RXV */302#define MT_CRXV_HT_STBC GENMASK(1, 0)303#define MT_CRXV_TX_MODE GENMASK(7, 4)304#define MT_CRXV_FRAME_MODE GENMASK(10, 8)305#define MT_CRXV_HT_SHORT_GI GENMASK(14, 13)306#define MT_CRXV_HE_LTF_SIZE GENMASK(18, 17)307#define MT_CRXV_HE_LDPC_EXT_SYM BIT(20)308#define MT_CRXV_HE_PE_DISAMBIG BIT(23)309#define MT_CRXV_HE_NUM_USER GENMASK(30, 24)310#define MT_CRXV_HE_UPLINK BIT(31)311312#define MT_CRXV_HE_RU0 GENMASK(7, 0)313#define MT_CRXV_HE_RU1 GENMASK(15, 8)314#define MT_CRXV_HE_RU2 GENMASK(23, 16)315#define MT_CRXV_HE_RU3 GENMASK(31, 24)316317#define MT_CRXV_HE_MU_AID GENMASK(30, 20)318319#define MT_CRXV_HE_SR_MASK GENMASK(11, 8)320#define MT_CRXV_HE_SR1_MASK GENMASK(16, 12)321#define MT_CRXV_HE_SR2_MASK GENMASK(20, 17)322#define MT_CRXV_HE_SR3_MASK GENMASK(24, 21)323324#define MT_CRXV_HE_BSS_COLOR GENMASK(5, 0)325#define MT_CRXV_HE_TXOP_DUR GENMASK(12, 6)326#define MT_CRXV_HE_BEAM_CHNG BIT(13)327#define MT_CRXV_HE_DOPPLER BIT(16)328329#define MT_CRXV_SNR GENMASK(18, 13)330#define MT_CRXV_FOE_LO GENMASK(31, 19)331#define MT_CRXV_FOE_HI GENMASK(6, 0)332#define MT_CRXV_FOE_SHIFT 13333334#define MT_CT_PARSE_LEN 72335#define MT_CT_DMA_BUF_NUM 2336337#define MT_CT_INFO_APPLY_TXD BIT(0)338#define MT_CT_INFO_COPY_HOST_TXD_ALL BIT(1)339#define MT_CT_INFO_MGMT_FRAME BIT(2)340#define MT_CT_INFO_NONE_CIPHER_FRAME BIT(3)341#define MT_CT_INFO_HSR2_TX BIT(4)342#define MT_CT_INFO_FROM_HOST BIT(7)343344enum tx_mcu_port_q_idx {345MT_TX_MCU_PORT_RX_Q0 = 0x20,346MT_TX_MCU_PORT_RX_Q1,347MT_TX_MCU_PORT_RX_Q2,348MT_TX_MCU_PORT_RX_Q3,349MT_TX_MCU_PORT_RX_FWDL = 0x3e350};351352enum tx_port_idx {353MT_TX_PORT_IDX_LMAC,354MT_TX_PORT_IDX_MCU355};356357enum tx_frag_idx {358MT_TX_FRAG_NONE,359MT_TX_FRAG_FIRST,360MT_TX_FRAG_MID,361MT_TX_FRAG_LAST362};363364#endif /* __MT76_CONNAC2_MAC_H */365366367