Path: blob/main/sys/contrib/dev/mediatek/mt76/mt76x02_regs.h
48375 views
/* SPDX-License-Identifier: ISC */1/*2* Copyright (C) 2016 Felix Fietkau <[email protected]>3*/45#ifndef __MT76X02_REGS_H6#define __MT76X02_REGS_H78#define MT_ASIC_VERSION 0x0000910#define MT76XX_REV_E3 0x2211#define MT76XX_REV_E4 0x331213#define MT_CMB_CTRL 0x002014#define MT_CMB_CTRL_XTAL_RDY BIT(22)15#define MT_CMB_CTRL_PLL_LD BIT(23)1617#define MT_EFUSE_CTRL 0x002418#define MT_EFUSE_CTRL_AOUT GENMASK(5, 0)19#define MT_EFUSE_CTRL_MODE GENMASK(7, 6)20#define MT_EFUSE_CTRL_LDO_OFF_TIME GENMASK(13, 8)21#define MT_EFUSE_CTRL_LDO_ON_TIME GENMASK(15, 14)22#define MT_EFUSE_CTRL_AIN GENMASK(25, 16)23#define MT_EFUSE_CTRL_KICK BIT(30)24#define MT_EFUSE_CTRL_SEL BIT(31)2526#define MT_EFUSE_DATA_BASE 0x002827#define MT_EFUSE_DATA(_n) (MT_EFUSE_DATA_BASE + ((_n) << 2))2829#define MT_COEXCFG0 0x004030#define MT_COEXCFG0_COEX_EN BIT(0)3132#define MT_WLAN_FUN_CTRL 0x008033#define MT_WLAN_FUN_CTRL_WLAN_EN BIT(0)34#define MT_WLAN_FUN_CTRL_WLAN_CLK_EN BIT(1)35#define MT_WLAN_FUN_CTRL_WLAN_RESET_RF BIT(2)3637#define MT_COEXCFG3 0x004c3839#define MT_LDO_CTRL_0 0x006c40#define MT_LDO_CTRL_1 0x00704142#define MT_WLAN_FUN_CTRL_WLAN_RESET BIT(3) /* MT76x0 */43#define MT_WLAN_FUN_CTRL_CSR_F20M_CKEN BIT(3) /* MT76x2 */4445#define MT_WLAN_FUN_CTRL_PCIE_CLK_REQ BIT(4)46#define MT_WLAN_FUN_CTRL_FRC_WL_ANT_SEL BIT(5)47#define MT_WLAN_FUN_CTRL_INV_ANT_SEL BIT(6)48#define MT_WLAN_FUN_CTRL_WAKE_HOST BIT(7)4950#define MT_WLAN_FUN_CTRL_THERM_RST BIT(8) /* MT76x2 */51#define MT_WLAN_FUN_CTRL_THERM_CKEN BIT(9) /* MT76x2 */5253#define MT_WLAN_FUN_CTRL_GPIO_IN GENMASK(15, 8) /* MT76x0 */54#define MT_WLAN_FUN_CTRL_GPIO_OUT GENMASK(23, 16) /* MT76x0 */55#define MT_WLAN_FUN_CTRL_GPIO_OUT_EN GENMASK(31, 24) /* MT76x0 */5657/* MT76x0 */58#define MT_CSR_EE_CFG1 0x01045960#define MT_XO_CTRL0 0x010061#define MT_XO_CTRL1 0x010462#define MT_XO_CTRL2 0x010863#define MT_XO_CTRL3 0x010c64#define MT_XO_CTRL4 0x01106566#define MT_XO_CTRL5 0x011467#define MT_XO_CTRL5_C2_VAL GENMASK(14, 8)6869#define MT_XO_CTRL6 0x011870#define MT_XO_CTRL6_C2_CTRL GENMASK(14, 8)7172#define MT_XO_CTRL7 0x011c7374#define MT_IOCFG_6 0x01247576#define MT_USB_U3DMA_CFG 0x901877#define MT_USB_DMA_CFG_RX_BULK_AGG_TOUT GENMASK(7, 0)78#define MT_USB_DMA_CFG_RX_BULK_AGG_LMT GENMASK(15, 8)79#define MT_USB_DMA_CFG_UDMA_TX_WL_DROP BIT(16)80#define MT_USB_DMA_CFG_WAKE_UP_EN BIT(17)81#define MT_USB_DMA_CFG_RX_DROP_OR_PAD BIT(18)82#define MT_USB_DMA_CFG_TX_CLR BIT(19)83#define MT_USB_DMA_CFG_TXOP_HALT BIT(20)84#define MT_USB_DMA_CFG_RX_BULK_AGG_EN BIT(21)85#define MT_USB_DMA_CFG_RX_BULK_EN BIT(22)86#define MT_USB_DMA_CFG_TX_BULK_EN BIT(23)87#define MT_USB_DMA_CFG_EP_OUT_VALID GENMASK(29, 24)88#define MT_USB_DMA_CFG_RX_BUSY BIT(30)89#define MT_USB_DMA_CFG_TX_BUSY BIT(31)9091#define MT_WLAN_MTC_CTRL 0x1014892#define MT_WLAN_MTC_CTRL_MTCMOS_PWR_UP BIT(0)93#define MT_WLAN_MTC_CTRL_PWR_ACK BIT(12)94#define MT_WLAN_MTC_CTRL_PWR_ACK_S BIT(13)95#define MT_WLAN_MTC_CTRL_BBP_MEM_PD GENMASK(19, 16)96#define MT_WLAN_MTC_CTRL_PBF_MEM_PD BIT(20)97#define MT_WLAN_MTC_CTRL_FCE_MEM_PD BIT(21)98#define MT_WLAN_MTC_CTRL_TSO_MEM_PD BIT(22)99#define MT_WLAN_MTC_CTRL_BBP_MEM_RB BIT(24)100#define MT_WLAN_MTC_CTRL_PBF_MEM_RB BIT(25)101#define MT_WLAN_MTC_CTRL_FCE_MEM_RB BIT(26)102#define MT_WLAN_MTC_CTRL_TSO_MEM_RB BIT(27)103#define MT_WLAN_MTC_CTRL_STATE_UP BIT(28)104105#define MT_INT_SOURCE_CSR 0x0200106#define MT_INT_MASK_CSR 0x0204107108#define MT_INT_RX_DONE(_n) BIT(_n)109#define MT_INT_RX_DONE_ALL GENMASK(1, 0)110#define MT_INT_TX_DONE_ALL GENMASK(13, 4)111#define MT_INT_TX_DONE(_n) BIT((_n) + 4)112#define MT_INT_RX_COHERENT BIT(16)113#define MT_INT_TX_COHERENT BIT(17)114#define MT_INT_ANY_COHERENT BIT(18)115#define MT_INT_MCU_CMD BIT(19)116#define MT_INT_TBTT BIT(20)117#define MT_INT_PRE_TBTT BIT(21)118#define MT_INT_TX_STAT BIT(22)119#define MT_INT_AUTO_WAKEUP BIT(23)120#define MT_INT_GPTIMER BIT(24)121#define MT_INT_RXDELAYINT BIT(26)122#define MT_INT_TXDELAYINT BIT(27)123124#define MT_WPDMA_GLO_CFG 0x0208125#define MT_WPDMA_GLO_CFG_TX_DMA_EN BIT(0)126#define MT_WPDMA_GLO_CFG_TX_DMA_BUSY BIT(1)127#define MT_WPDMA_GLO_CFG_RX_DMA_EN BIT(2)128#define MT_WPDMA_GLO_CFG_RX_DMA_BUSY BIT(3)129#define MT_WPDMA_GLO_CFG_DMA_BURST_SIZE GENMASK(5, 4)130#define MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE BIT(6)131#define MT_WPDMA_GLO_CFG_BIG_ENDIAN BIT(7)132#define MT_WPDMA_GLO_CFG_HDR_SEG_LEN GENMASK(15, 8)133#define MT_WPDMA_GLO_CFG_CLK_GATE_DIS BIT(30)134#define MT_WPDMA_GLO_CFG_RX_2B_OFFSET BIT(31)135136#define MT_WPDMA_RST_IDX 0x020c137138#define MT_WPDMA_DELAY_INT_CFG 0x0210139140#define MT_WMM_AIFSN 0x0214141#define MT_WMM_AIFSN_MASK GENMASK(3, 0)142#define MT_WMM_AIFSN_SHIFT(_n) ((_n) * 4)143144#define MT_WMM_CWMIN 0x0218145#define MT_WMM_CWMIN_MASK GENMASK(3, 0)146#define MT_WMM_CWMIN_SHIFT(_n) ((_n) * 4)147148#define MT_WMM_CWMAX 0x021c149#define MT_WMM_CWMAX_MASK GENMASK(3, 0)150#define MT_WMM_CWMAX_SHIFT(_n) ((_n) * 4)151152#define MT_WMM_TXOP_BASE 0x0220153#define MT_WMM_TXOP(_n) (MT_WMM_TXOP_BASE + (((_n) / 2) << 2))154#define MT_WMM_TXOP_SHIFT(_n) (((_n) & 1) * 16)155#define MT_WMM_TXOP_MASK GENMASK(15, 0)156157#define MT_WMM_CTRL 0x0230 /* MT76x0 */158#define MT_FCE_DMA_ADDR 0x0230159#define MT_FCE_DMA_LEN 0x0234160#define MT_USB_DMA_CFG 0x0238161162#define MT_TSO_CTRL 0x0250163#define MT_HEADER_TRANS_CTRL_REG 0x0260164165#define MT_US_CYC_CFG 0x02a4166#define MT_US_CYC_CNT GENMASK(7, 0)167168#define MT_TX_RING_BASE 0x0300169#define MT_RX_RING_BASE 0x03c0170171#define MT_TX_HW_QUEUE_MCU 8172#define MT_TX_HW_QUEUE_MGMT 9173174#define MT_PBF_SYS_CTRL 0x0400175#define MT_PBF_SYS_CTRL_MCU_RESET BIT(0)176#define MT_PBF_SYS_CTRL_DMA_RESET BIT(1)177#define MT_PBF_SYS_CTRL_MAC_RESET BIT(2)178#define MT_PBF_SYS_CTRL_PBF_RESET BIT(3)179#define MT_PBF_SYS_CTRL_ASY_RESET BIT(4)180181#define MT_PBF_CFG 0x0404182#define MT_PBF_CFG_TX0Q_EN BIT(0)183#define MT_PBF_CFG_TX1Q_EN BIT(1)184#define MT_PBF_CFG_TX2Q_EN BIT(2)185#define MT_PBF_CFG_TX3Q_EN BIT(3)186#define MT_PBF_CFG_RX0Q_EN BIT(4)187#define MT_PBF_CFG_RX_DROP_EN BIT(8)188189#define MT_PBF_TX_MAX_PCNT 0x0408190#define MT_PBF_RX_MAX_PCNT 0x040c191192#define MT_BCN_OFFSET_BASE 0x041c193#define MT_BCN_OFFSET(_n) (MT_BCN_OFFSET_BASE + ((_n) << 2))194195#define MT_RXQ_STA 0x0430196#define MT_TXQ_STA 0x0434197#define MT_RF_CSR_CFG 0x0500198#define MT_RF_CSR_CFG_DATA GENMASK(7, 0)199#define MT_RF_CSR_CFG_REG_ID GENMASK(14, 8)200#define MT_RF_CSR_CFG_REG_BANK GENMASK(17, 15)201#define MT_RF_CSR_CFG_WR BIT(30)202#define MT_RF_CSR_CFG_KICK BIT(31)203204#define MT_RF_BYPASS_0 0x0504205#define MT_RF_BYPASS_1 0x0508206#define MT_RF_SETTING_0 0x050c207208#define MT_RF_MISC 0x0518209#define MT_RF_DATA_WRITE 0x0524210211#define MT_RF_CTRL 0x0528212#define MT_RF_CTRL_ADDR GENMASK(11, 0)213#define MT_RF_CTRL_WRITE BIT(12)214#define MT_RF_CTRL_BUSY BIT(13)215#define MT_RF_CTRL_IDX BIT(16)216217#define MT_RF_DATA_READ 0x052c218219#define MT_COM_REG0 0x0730220#define MT_COM_REG1 0x0734221#define MT_COM_REG2 0x0738222#define MT_COM_REG3 0x073C223224#define MT_LED_CTRL 0x0770225#define MT_LED_CTRL_REPLAY(_n) BIT(0 + (8 * (_n)))226#define MT_LED_CTRL_POLARITY(_n) BIT(1 + (8 * (_n)))227#define MT_LED_CTRL_TX_BLINK_MODE(_n) BIT(2 + (8 * (_n)))228#define MT_LED_CTRL_KICK(_n) BIT(7 + (8 * (_n)))229230#define MT_LED_TX_BLINK_0 0x0774231#define MT_LED_TX_BLINK_1 0x0778232233#define MT_LED_S0_BASE 0x077C234#define MT_LED_S0(_n) (MT_LED_S0_BASE + 8 * (_n))235#define MT_LED_S1_BASE 0x0780236#define MT_LED_S1(_n) (MT_LED_S1_BASE + 8 * (_n))237#define MT_LED_STATUS_OFF GENMASK(31, 24)238#define MT_LED_STATUS_ON GENMASK(23, 16)239#define MT_LED_STATUS_DURATION GENMASK(15, 8)240241#define MT_FCE_PSE_CTRL 0x0800242#define MT_FCE_PARAMETERS 0x0804243#define MT_FCE_CSO 0x0808244245#define MT_FCE_L2_STUFF 0x080c246#define MT_FCE_L2_STUFF_HT_L2_EN BIT(0)247#define MT_FCE_L2_STUFF_QOS_L2_EN BIT(1)248#define MT_FCE_L2_STUFF_RX_STUFF_EN BIT(2)249#define MT_FCE_L2_STUFF_TX_STUFF_EN BIT(3)250#define MT_FCE_L2_STUFF_WR_MPDU_LEN_EN BIT(4)251#define MT_FCE_L2_STUFF_MVINV_BSWAP BIT(5)252#define MT_FCE_L2_STUFF_TS_CMD_QSEL_EN GENMASK(15, 8)253#define MT_FCE_L2_STUFF_TS_LEN_EN GENMASK(23, 16)254#define MT_FCE_L2_STUFF_OTHER_PORT GENMASK(25, 24)255256#define MT_FCE_WLAN_FLOW_CONTROL1 0x0824257258#define MT_TX_CPU_FROM_FCE_BASE_PTR 0x09a0259#define MT_TX_CPU_FROM_FCE_MAX_COUNT 0x09a4260#define MT_TX_CPU_FROM_FCE_CPU_DESC_IDX 0x09a8261#define MT_FCE_PDMA_GLOBAL_CONF 0x09c4262#define MT_FCE_SKIP_FS 0x0a6c263264#define MT_PAUSE_ENABLE_CONTROL1 0x0a38265266#define MT_MAC_CSR0 0x1000267268#define MT_MAC_SYS_CTRL 0x1004269#define MT_MAC_SYS_CTRL_RESET_CSR BIT(0)270#define MT_MAC_SYS_CTRL_RESET_BBP BIT(1)271#define MT_MAC_SYS_CTRL_ENABLE_TX BIT(2)272#define MT_MAC_SYS_CTRL_ENABLE_RX BIT(3)273274#define MT_MAC_ADDR_DW0 0x1008275#define MT_MAC_ADDR_DW1 0x100c276#define MT_MAC_ADDR_DW1_U2ME_MASK GENMASK(23, 16)277278#define MT_MAC_BSSID_DW0 0x1010279#define MT_MAC_BSSID_DW1 0x1014280#define MT_MAC_BSSID_DW1_ADDR GENMASK(15, 0)281#define MT_MAC_BSSID_DW1_MBSS_MODE GENMASK(17, 16)282#define MT_MAC_BSSID_DW1_MBEACON_N GENMASK(20, 18)283#define MT_MAC_BSSID_DW1_MBSS_LOCAL_BIT BIT(21)284#define MT_MAC_BSSID_DW1_MBSS_MODE_B2 BIT(22)285#define MT_MAC_BSSID_DW1_MBEACON_N_B3 BIT(23)286#define MT_MAC_BSSID_DW1_MBSS_IDX_BYTE GENMASK(26, 24)287288#define MT_MAX_LEN_CFG 0x1018289#define MT_MAX_LEN_CFG_AMPDU GENMASK(13, 12)290291#define MT_LED_CFG 0x102c292293#define MT_AMPDU_MAX_LEN_20M1S 0x1030294#define MT_AMPDU_MAX_LEN_20M2S 0x1034295#define MT_AMPDU_MAX_LEN_40M1S 0x1038296#define MT_AMPDU_MAX_LEN_40M2S 0x103c297#define MT_AMPDU_MAX_LEN 0x1040298299#define MT_WCID_DROP_BASE 0x106c300#define MT_WCID_DROP(_n) (MT_WCID_DROP_BASE + ((_n) >> 5) * 4)301#define MT_WCID_DROP_MASK(_n) BIT((_n) % 32)302303#define MT_BCN_BYPASS_MASK 0x108c304305#define MT_MAC_APC_BSSID_BASE 0x1090306#define MT_MAC_APC_BSSID_L(_n) (MT_MAC_APC_BSSID_BASE + ((_n) * 8))307#define MT_MAC_APC_BSSID_H(_n) (MT_MAC_APC_BSSID_BASE + ((_n) * 8 + 4))308#define MT_MAC_APC_BSSID_H_ADDR GENMASK(15, 0)309#define MT_MAC_APC_BSSID0_H_EN BIT(16)310311#define MT_XIFS_TIME_CFG 0x1100312#define MT_XIFS_TIME_CFG_CCK_SIFS GENMASK(7, 0)313#define MT_XIFS_TIME_CFG_OFDM_SIFS GENMASK(15, 8)314#define MT_XIFS_TIME_CFG_OFDM_XIFS GENMASK(19, 16)315#define MT_XIFS_TIME_CFG_EIFS GENMASK(28, 20)316#define MT_XIFS_TIME_CFG_BB_RXEND_EN BIT(29)317318#define MT_BKOFF_SLOT_CFG 0x1104319#define MT_BKOFF_SLOT_CFG_SLOTTIME GENMASK(7, 0)320#define MT_BKOFF_SLOT_CFG_CC_DELAY GENMASK(11, 8)321322#define MT_CH_TIME_CFG 0x110c323#define MT_CH_TIME_CFG_TIMER_EN BIT(0)324#define MT_CH_TIME_CFG_TX_AS_BUSY BIT(1)325#define MT_CH_TIME_CFG_RX_AS_BUSY BIT(2)326#define MT_CH_TIME_CFG_NAV_AS_BUSY BIT(3)327#define MT_CH_TIME_CFG_EIFS_AS_BUSY BIT(4)328#define MT_CH_TIME_CFG_MDRDY_CNT_EN BIT(5)329#define MT_CH_CCA_RC_EN BIT(6)330#define MT_CH_TIME_CFG_CH_TIMER_CLR GENMASK(9, 8)331#define MT_CH_TIME_CFG_MDRDY_CLR GENMASK(11, 10)332333#define MT_PBF_LIFE_TIMER 0x1110334335#define MT_BEACON_TIME_CFG 0x1114336#define MT_BEACON_TIME_CFG_INTVAL GENMASK(15, 0)337#define MT_BEACON_TIME_CFG_TIMER_EN BIT(16)338#define MT_BEACON_TIME_CFG_SYNC_MODE GENMASK(18, 17)339#define MT_BEACON_TIME_CFG_TBTT_EN BIT(19)340#define MT_BEACON_TIME_CFG_BEACON_TX BIT(20)341#define MT_BEACON_TIME_CFG_TSF_COMP GENMASK(31, 24)342343#define MT_TBTT_SYNC_CFG 0x1118344#define MT_TSF_TIMER_DW0 0x111c345#define MT_TSF_TIMER_DW1 0x1120346#define MT_TBTT_TIMER 0x1124347#define MT_TBTT_TIMER_VAL GENMASK(16, 0)348349#define MT_INT_TIMER_CFG 0x1128350#define MT_INT_TIMER_CFG_PRE_TBTT GENMASK(15, 0)351#define MT_INT_TIMER_CFG_GP_TIMER GENMASK(31, 16)352353#define MT_INT_TIMER_EN 0x112c354#define MT_INT_TIMER_EN_PRE_TBTT_EN BIT(0)355#define MT_INT_TIMER_EN_GP_TIMER_EN BIT(1)356357#define MT_CH_IDLE 0x1130358#define MT_CH_BUSY 0x1134359#define MT_EXT_CH_BUSY 0x1138360#define MT_ED_CCA_TIMER 0x1140361362#define MT_MAC_STATUS 0x1200363#define MT_MAC_STATUS_TX BIT(0)364#define MT_MAC_STATUS_RX BIT(1)365366#define MT_PWR_PIN_CFG 0x1204367#define MT_AUX_CLK_CFG 0x120c368369#define MT_BB_PA_MODE_CFG0 0x1214370#define MT_BB_PA_MODE_CFG1 0x1218371#define MT_RF_PA_MODE_CFG0 0x121c372#define MT_RF_PA_MODE_CFG1 0x1220373374#define MT_RF_PA_MODE_ADJ0 0x1228375#define MT_RF_PA_MODE_ADJ1 0x122c376377#define MT_DACCLK_EN_DLY_CFG 0x1264378379#define MT_EDCA_CFG_BASE 0x1300380#define MT_EDCA_CFG_AC(_n) (MT_EDCA_CFG_BASE + ((_n) << 2))381#define MT_EDCA_CFG_TXOP GENMASK(7, 0)382#define MT_EDCA_CFG_AIFSN GENMASK(11, 8)383#define MT_EDCA_CFG_CWMIN GENMASK(15, 12)384#define MT_EDCA_CFG_CWMAX GENMASK(19, 16)385386#define MT_TX_PWR_CFG_0 0x1314387#define MT_TX_PWR_CFG_1 0x1318388#define MT_TX_PWR_CFG_2 0x131c389#define MT_TX_PWR_CFG_3 0x1320390#define MT_TX_PWR_CFG_4 0x1324391#define MT_TX_PIN_CFG 0x1328392#define MT_TX_PIN_CFG_TXANT GENMASK(3, 0)393#define MT_TX_PIN_CFG_RXANT GENMASK(11, 8)394#define MT_TX_PIN_RFTR_EN BIT(16)395#define MT_TX_PIN_TRSW_EN BIT(18)396397#define MT_TX_BAND_CFG 0x132c398#define MT_TX_BAND_CFG_UPPER_40M BIT(0)399#define MT_TX_BAND_CFG_5G BIT(1)400#define MT_TX_BAND_CFG_2G BIT(2)401402#define MT_HT_FBK_TO_LEGACY 0x1384403#define MT_TX_MPDU_ADJ_INT 0x1388404405#define MT_TX_PWR_CFG_7 0x13d4406#define MT_TX_PWR_CFG_8 0x13d8407#define MT_TX_PWR_CFG_9 0x13dc408409#define MT_TX_SW_CFG0 0x1330410#define MT_TX_SW_CFG1 0x1334411#define MT_TX_SW_CFG2 0x1338412413#define MT_TXOP_CTRL_CFG 0x1340414#define MT_TXOP_TRUN_EN GENMASK(5, 0)415#define MT_TXOP_EXT_CCA_DLY GENMASK(15, 8)416#define MT_TXOP_ED_CCA_EN BIT(20)417418#define MT_TX_RTS_CFG 0x1344419#define MT_TX_RTS_CFG_RETRY_LIMIT GENMASK(7, 0)420#define MT_TX_RTS_CFG_THRESH GENMASK(23, 8)421#define MT_TX_RTS_FALLBACK BIT(24)422423#define MT_TX_TIMEOUT_CFG 0x1348424#define MT_TX_TIMEOUT_CFG_ACKTO GENMASK(15, 8)425426#define MT_TX_RETRY_CFG 0x134c427#define MT_TX_LINK_CFG 0x1350428#define MT_TX_CFACK_EN BIT(12)429#define MT_VHT_HT_FBK_CFG0 0x1354430#define MT_VHT_HT_FBK_CFG1 0x1358431#define MT_LG_FBK_CFG0 0x135c432#define MT_LG_FBK_CFG1 0x1360433434#define MT_PROT_CFG_RATE GENMASK(15, 0)435#define MT_PROT_CFG_CTRL GENMASK(17, 16)436#define MT_PROT_CFG_NAV GENMASK(19, 18)437#define MT_PROT_CFG_TXOP_ALLOW GENMASK(25, 20)438#define MT_PROT_CFG_RTS_THRESH BIT(26)439440#define MT_CCK_PROT_CFG 0x1364441#define MT_OFDM_PROT_CFG 0x1368442#define MT_MM20_PROT_CFG 0x136c443#define MT_MM40_PROT_CFG 0x1370444#define MT_GF20_PROT_CFG 0x1374445#define MT_GF40_PROT_CFG 0x1378446447#define MT_PROT_RATE GENMASK(15, 0)448#define MT_PROT_CTRL_RTS_CTS BIT(16)449#define MT_PROT_CTRL_CTS2SELF BIT(17)450#define MT_PROT_NAV_SHORT BIT(18)451#define MT_PROT_NAV_LONG BIT(19)452#define MT_PROT_TXOP_ALLOW_CCK BIT(20)453#define MT_PROT_TXOP_ALLOW_OFDM BIT(21)454#define MT_PROT_TXOP_ALLOW_MM20 BIT(22)455#define MT_PROT_TXOP_ALLOW_MM40 BIT(23)456#define MT_PROT_TXOP_ALLOW_GF20 BIT(24)457#define MT_PROT_TXOP_ALLOW_GF40 BIT(25)458#define MT_PROT_RTS_THR_EN BIT(26)459#define MT_PROT_RATE_CCK_11 0x0003460#define MT_PROT_RATE_OFDM_6 0x2000461#define MT_PROT_RATE_OFDM_24 0x2004462#define MT_PROT_RATE_DUP_OFDM_24 0x2084463#define MT_PROT_RATE_SGI_OFDM_24 0x2104464#define MT_PROT_TXOP_ALLOW_ALL GENMASK(25, 20)465#define MT_PROT_TXOP_ALLOW_BW20 (MT_PROT_TXOP_ALLOW_ALL & \466~MT_PROT_TXOP_ALLOW_MM40 & \467~MT_PROT_TXOP_ALLOW_GF40)468469#define MT_EXP_ACK_TIME 0x1380470471#define MT_TX_PWR_CFG_0_EXT 0x1390472#define MT_TX_PWR_CFG_1_EXT 0x1394473474#define MT_TX_FBK_LIMIT 0x1398475#define MT_TX_FBK_LIMIT_MPDU_FBK GENMASK(7, 0)476#define MT_TX_FBK_LIMIT_AMPDU_FBK GENMASK(15, 8)477#define MT_TX_FBK_LIMIT_MPDU_UP_CLEAR BIT(16)478#define MT_TX_FBK_LIMIT_AMPDU_UP_CLEAR BIT(17)479#define MT_TX_FBK_LIMIT_RATE_LUT BIT(18)480481#define MT_TX0_RF_GAIN_CORR 0x13a0482#define MT_TX1_RF_GAIN_CORR 0x13a4483#define MT_TX0_RF_GAIN_ATTEN 0x13a8484#define MT_TX0_RF_GAIN_ATTEN 0x13a8 /* MT76x0 */485486#define MT_TX_ALC_CFG_0 0x13b0487#define MT_TX_ALC_CFG_0_CH_INIT_0 GENMASK(5, 0)488#define MT_TX_ALC_CFG_0_CH_INIT_1 GENMASK(13, 8)489#define MT_TX_ALC_CFG_0_LIMIT_0 GENMASK(21, 16)490#define MT_TX_ALC_CFG_0_LIMIT_1 GENMASK(29, 24)491492#define MT_TX_ALC_CFG_1 0x13b4493#define MT_TX_ALC_CFG_1_TEMP_COMP GENMASK(5, 0)494495#define MT_TX_ALC_CFG_2 0x13a8496#define MT_TX_ALC_CFG_2_TEMP_COMP GENMASK(5, 0)497498#define MT_TX_ALC_CFG_3 0x13ac499#define MT_TX_ALC_CFG_4 0x13c0500#define MT_TX_ALC_CFG_4_LOWGAIN_CH_EN BIT(31)501#define MT_TX0_BB_GAIN_ATTEN 0x13c0 /* MT76x0 */502503#define MT_TX_ALC_VGA3 0x13c8504505#define MT_TX_PROT_CFG6 0x13e0506#define MT_TX_PROT_CFG7 0x13e4507#define MT_TX_PROT_CFG8 0x13e8508509#define MT_PIFS_TX_CFG 0x13ec510511#define MT_RX_FILTR_CFG 0x1400512513#define MT_RX_FILTR_CFG_CRC_ERR BIT(0)514#define MT_RX_FILTR_CFG_PHY_ERR BIT(1)515#define MT_RX_FILTR_CFG_PROMISC BIT(2)516#define MT_RX_FILTR_CFG_OTHER_BSS BIT(3)517#define MT_RX_FILTR_CFG_VER_ERR BIT(4)518#define MT_RX_FILTR_CFG_MCAST BIT(5)519#define MT_RX_FILTR_CFG_BCAST BIT(6)520#define MT_RX_FILTR_CFG_DUP BIT(7)521#define MT_RX_FILTR_CFG_CFACK BIT(8)522#define MT_RX_FILTR_CFG_CFEND BIT(9)523#define MT_RX_FILTR_CFG_ACK BIT(10)524#define MT_RX_FILTR_CFG_CTS BIT(11)525#define MT_RX_FILTR_CFG_RTS BIT(12)526#define MT_RX_FILTR_CFG_PSPOLL BIT(13)527#define MT_RX_FILTR_CFG_BA BIT(14)528#define MT_RX_FILTR_CFG_BAR BIT(15)529#define MT_RX_FILTR_CFG_CTRL_RSV BIT(16)530531#define MT_AUTO_RSP_CFG 0x1404532#define MT_AUTO_RSP_EN BIT(0)533#define MT_AUTO_RSP_PREAMB_SHORT BIT(4)534#define MT_LEGACY_BASIC_RATE 0x1408535#define MT_HT_BASIC_RATE 0x140c536537#define MT_HT_CTRL_CFG 0x1410538#define MT_RX_PARSER_CFG 0x1418539#define MT_RX_PARSER_RX_SET_NAV_ALL BIT(0)540541#define MT_EXT_CCA_CFG 0x141c542#define MT_EXT_CCA_CFG_CCA0 GENMASK(1, 0)543#define MT_EXT_CCA_CFG_CCA1 GENMASK(3, 2)544#define MT_EXT_CCA_CFG_CCA2 GENMASK(5, 4)545#define MT_EXT_CCA_CFG_CCA3 GENMASK(7, 6)546#define MT_EXT_CCA_CFG_CCA_MASK GENMASK(11, 8)547#define MT_EXT_CCA_CFG_ED_CCA_MASK GENMASK(15, 12)548549#define MT_TX_SW_CFG3 0x1478550551#define MT_PN_PAD_MODE 0x150c552553#define MT_TXOP_HLDR_ET 0x1608554#define MT_TXOP_HLDR_TX40M_BLK_EN BIT(1)555556#define MT_PROT_AUTO_TX_CFG 0x1648557#define MT_PROT_AUTO_TX_CFG_PROT_PADJ GENMASK(11, 8)558#define MT_PROT_AUTO_TX_CFG_AUTO_PADJ GENMASK(27, 24)559560#define MT_RX_STAT_0 0x1700561#define MT_RX_STAT_0_CRC_ERRORS GENMASK(15, 0)562#define MT_RX_STAT_0_PHY_ERRORS GENMASK(31, 16)563564#define MT_RX_STAT_1 0x1704565#define MT_RX_STAT_1_CCA_ERRORS GENMASK(15, 0)566#define MT_RX_STAT_1_PLCP_ERRORS GENMASK(31, 16)567568#define MT_RX_STAT_2 0x1708569#define MT_RX_STAT_2_DUP_ERRORS GENMASK(15, 0)570#define MT_RX_STAT_2_OVERFLOW_ERRORS GENMASK(31, 16)571572#define MT_TX_STA_0 0x170c573#define MT_TX_STA_0_BEACONS GENMASK(31, 16)574575#define MT_TX_STA_1 0x1710576#define MT_TX_STA_2 0x1714577578#define MT_TX_STAT_FIFO 0x1718579#define MT_TX_STAT_FIFO_VALID BIT(0)580#define MT_TX_STAT_FIFO_SUCCESS BIT(5)581#define MT_TX_STAT_FIFO_AGGR BIT(6)582#define MT_TX_STAT_FIFO_ACKREQ BIT(7)583#define MT_TX_STAT_FIFO_WCID GENMASK(15, 8)584#define MT_TX_STAT_FIFO_RATE GENMASK(31, 16)585586#define MT_TX_AGG_STAT 0x171c587588#define MT_TX_AGG_CNT_BASE0 0x1720589#define MT_MPDU_DENSITY_CNT 0x1740590#define MT_TX_AGG_CNT_BASE1 0x174c591592#define MT_TX_AGG_CNT(_id) ((_id) < 8 ? \593MT_TX_AGG_CNT_BASE0 + ((_id) << 2) : \594MT_TX_AGG_CNT_BASE1 + (((_id) - 8) << 2))595596#define MT_TX_STAT_FIFO_EXT 0x1798597#define MT_TX_STAT_FIFO_EXT_RETRY GENMASK(7, 0)598#define MT_TX_STAT_FIFO_EXT_PKTID GENMASK(15, 8)599600#define MT_WCID_TX_RATE_BASE 0x1c00601#define MT_WCID_TX_RATE(_i) (MT_WCID_TX_RATE_BASE + ((_i) << 3))602603#define MT_BBP_CORE_BASE 0x2000604#define MT_BBP_IBI_BASE 0x2100605#define MT_BBP_AGC_BASE 0x2300606#define MT_BBP_TXC_BASE 0x2400607#define MT_BBP_RXC_BASE 0x2500608#define MT_BBP_TXO_BASE 0x2600609#define MT_BBP_TXBE_BASE 0x2700610#define MT_BBP_RXFE_BASE 0x2800611#define MT_BBP_RXO_BASE 0x2900612#define MT_BBP_DFS_BASE 0x2a00613#define MT_BBP_TR_BASE 0x2b00614#define MT_BBP_CAL_BASE 0x2c00615#define MT_BBP_DSC_BASE 0x2e00616#define MT_BBP_PFMU_BASE 0x2f00617618#define MT_BBP(_type, _n) (MT_BBP_##_type##_BASE + ((_n) << 2))619620#define MT_BBP_CORE_R1_BW GENMASK(4, 3)621622#define MT_BBP_AGC_R0_CTRL_CHAN GENMASK(9, 8)623#define MT_BBP_AGC_R0_BW GENMASK(14, 12)624625/* AGC, R4/R5 */626#define MT_BBP_AGC_LNA_HIGH_GAIN GENMASK(21, 16)627#define MT_BBP_AGC_LNA_MID_GAIN GENMASK(13, 8)628#define MT_BBP_AGC_LNA_LOW_GAIN GENMASK(5, 0)629630/* AGC, R6/R7 */631#define MT_BBP_AGC_LNA_ULOW_GAIN GENMASK(5, 0)632633/* AGC, R8/R9 */634#define MT_BBP_AGC_LNA_GAIN_MODE GENMASK(7, 6)635#define MT_BBP_AGC_GAIN GENMASK(14, 8)636637#define MT_BBP_AGC20_RSSI0 GENMASK(7, 0)638#define MT_BBP_AGC20_RSSI1 GENMASK(15, 8)639640#define MT_BBP_TXBE_R0_CTRL_CHAN GENMASK(1, 0)641642#define MT_WCID_ADDR_BASE 0x1800643#define MT_WCID_ADDR(_n) (MT_WCID_ADDR_BASE + (_n) * 8)644645#define MT_SRAM_BASE 0x4000646647#define MT_WCID_KEY_BASE 0x8000648#define MT_WCID_KEY(_n) (MT_WCID_KEY_BASE + (_n) * 32)649650#define MT_WCID_IV_BASE 0xa000651#define MT_WCID_IV(_n) (MT_WCID_IV_BASE + (_n) * 8)652653#define MT_WCID_ATTR_BASE 0xa800654#define MT_WCID_ATTR(_n) (MT_WCID_ATTR_BASE + (_n) * 4)655656#define MT_WCID_ATTR_PAIRWISE BIT(0)657#define MT_WCID_ATTR_PKEY_MODE GENMASK(3, 1)658#define MT_WCID_ATTR_BSS_IDX GENMASK(6, 4)659#define MT_WCID_ATTR_RXWI_UDF GENMASK(9, 7)660#define MT_WCID_ATTR_PKEY_MODE_EXT BIT(10)661#define MT_WCID_ATTR_BSS_IDX_EXT BIT(11)662#define MT_WCID_ATTR_WAPI_MCBC BIT(15)663#define MT_WCID_ATTR_WAPI_KEYID GENMASK(31, 24)664665#define MT_SKEY_BASE_0 0xac00666#define MT_SKEY_BASE_1 0xb400667#define MT_SKEY_0(_bss, _idx) (MT_SKEY_BASE_0 + (4 * (_bss) + (_idx)) * 32)668#define MT_SKEY_1(_bss, _idx) (MT_SKEY_BASE_1 + (4 * ((_bss) & 7) + (_idx)) * 32)669#define MT_SKEY(_bss, _idx) (((_bss) & 8) ? MT_SKEY_1(_bss, _idx) : MT_SKEY_0(_bss, _idx))670671#define MT_SKEY_MODE_BASE_0 0xb000672#define MT_SKEY_MODE_BASE_1 0xb3f0673#define MT_SKEY_MODE_0(_bss) (MT_SKEY_MODE_BASE_0 + (((_bss) / 2) << 2))674#define MT_SKEY_MODE_1(_bss) (MT_SKEY_MODE_BASE_1 + ((((_bss) & 7) / 2) << 2))675#define MT_SKEY_MODE(_bss) (((_bss) & 8) ? MT_SKEY_MODE_1(_bss) : MT_SKEY_MODE_0(_bss))676#define MT_SKEY_MODE_MASK GENMASK(3, 0)677#define MT_SKEY_MODE_SHIFT(_bss, _idx) (4 * ((_idx) + 4 * ((_bss) & 1)))678679#define MT_BEACON_BASE 0xc000680681#define MT_TEMP_SENSOR 0x1d000682#define MT_TEMP_SENSOR_VAL GENMASK(6, 0)683684struct mt76_wcid_addr {685u8 macaddr[6];686__le16 ba_mask;687} __packed __aligned(4);688689struct mt76_wcid_key {690u8 key[16];691u8 tx_mic[8];692u8 rx_mic[8];693} __packed __aligned(4);694695enum mt76x02_cipher_type {696MT76X02_CIPHER_NONE,697MT76X02_CIPHER_WEP40,698MT76X02_CIPHER_WEP104,699MT76X02_CIPHER_TKIP,700MT76X02_CIPHER_AES_CCMP,701MT76X02_CIPHER_CKIP40,702MT76X02_CIPHER_CKIP104,703MT76X02_CIPHER_CKIP128,704MT76X02_CIPHER_WAPI,705};706707#endif708709710