Path: blob/main/sys/contrib/dev/mediatek/mt76/mt76x2/init.c
48525 views
// SPDX-License-Identifier: ISC1/*2* Copyright (C) 2016 Felix Fietkau <[email protected]>3* Copyright (C) 2018 Lorenzo Bianconi <[email protected]>4*/56#include "mt76x2.h"7#include "eeprom.h"8#include "../mt76x02_phy.h"910int mt76x2_set_sar_specs(struct ieee80211_hw *hw,11const struct cfg80211_sar_specs *sar)12{13int err = -EINVAL, power = hw->conf.power_level * 2;14struct mt76x02_dev *dev = hw->priv;15struct mt76_phy *mphy = &dev->mphy;1617mutex_lock(&dev->mt76.mutex);18if (!cfg80211_chandef_valid(&mphy->chandef))19goto out;2021err = mt76_init_sar_power(hw, sar);22if (err)23goto out;2425dev->txpower_conf = mt76_get_sar_power(mphy, mphy->chandef.chan,26power);27/* convert to per-chain power for 2x2 devices */28dev->txpower_conf -= 6;2930if (test_bit(MT76_STATE_RUNNING, &mphy->state))31mt76x2_phy_set_txpower(dev);32out:33mutex_unlock(&dev->mt76.mutex);3435return err;36}37EXPORT_SYMBOL_GPL(mt76x2_set_sar_specs);3839static void40mt76x2_set_wlan_state(struct mt76x02_dev *dev, bool enable)41{42u32 val = mt76_rr(dev, MT_WLAN_FUN_CTRL);4344if (enable)45val |= (MT_WLAN_FUN_CTRL_WLAN_EN |46MT_WLAN_FUN_CTRL_WLAN_CLK_EN);47else48val &= ~(MT_WLAN_FUN_CTRL_WLAN_EN |49MT_WLAN_FUN_CTRL_WLAN_CLK_EN);5051mt76_wr(dev, MT_WLAN_FUN_CTRL, val);52udelay(20);53}5455void mt76x2_reset_wlan(struct mt76x02_dev *dev, bool enable)56{57u32 val;5859if (!enable)60goto out;6162val = mt76_rr(dev, MT_WLAN_FUN_CTRL);6364val &= ~MT_WLAN_FUN_CTRL_FRC_WL_ANT_SEL;6566if (val & MT_WLAN_FUN_CTRL_WLAN_EN) {67val |= MT_WLAN_FUN_CTRL_WLAN_RESET_RF;68mt76_wr(dev, MT_WLAN_FUN_CTRL, val);69udelay(20);7071val &= ~MT_WLAN_FUN_CTRL_WLAN_RESET_RF;72}7374mt76_wr(dev, MT_WLAN_FUN_CTRL, val);75udelay(20);7677out:78mt76x2_set_wlan_state(dev, enable);79}80EXPORT_SYMBOL_GPL(mt76x2_reset_wlan);8182void mt76_write_mac_initvals(struct mt76x02_dev *dev)83{84#define DEFAULT_PROT_CFG_CCK \85(FIELD_PREP(MT_PROT_CFG_RATE, 0x3) | \86FIELD_PREP(MT_PROT_CFG_NAV, 1) | \87FIELD_PREP(MT_PROT_CFG_TXOP_ALLOW, 0x3f) | \88MT_PROT_CFG_RTS_THRESH)8990#define DEFAULT_PROT_CFG_OFDM \91(FIELD_PREP(MT_PROT_CFG_RATE, 0x2004) | \92FIELD_PREP(MT_PROT_CFG_NAV, 1) | \93FIELD_PREP(MT_PROT_CFG_TXOP_ALLOW, 0x3f) | \94MT_PROT_CFG_RTS_THRESH)9596#define DEFAULT_PROT_CFG_20 \97(FIELD_PREP(MT_PROT_CFG_RATE, 0x2004) | \98FIELD_PREP(MT_PROT_CFG_CTRL, 1) | \99FIELD_PREP(MT_PROT_CFG_NAV, 1) | \100FIELD_PREP(MT_PROT_CFG_TXOP_ALLOW, 0x17))101102#define DEFAULT_PROT_CFG_40 \103(FIELD_PREP(MT_PROT_CFG_RATE, 0x2084) | \104FIELD_PREP(MT_PROT_CFG_CTRL, 1) | \105FIELD_PREP(MT_PROT_CFG_NAV, 1) | \106FIELD_PREP(MT_PROT_CFG_TXOP_ALLOW, 0x3f))107108static const struct mt76_reg_pair vals[] = {109/* Copied from MediaTek reference source */110{ MT_PBF_SYS_CTRL, 0x00080c00 },111{ MT_PBF_CFG, 0x1efebcff },112{ MT_FCE_PSE_CTRL, 0x00000001 },113{ MT_MAC_SYS_CTRL, 0x00000000 },114{ MT_MAX_LEN_CFG, 0x003e3f00 },115{ MT_AMPDU_MAX_LEN_20M1S, 0xaaa99887 },116{ MT_AMPDU_MAX_LEN_20M2S, 0x000000aa },117{ MT_XIFS_TIME_CFG, 0x33a40d0a },118{ MT_BKOFF_SLOT_CFG, 0x00000209 },119{ MT_TBTT_SYNC_CFG, 0x00422010 },120{ MT_PWR_PIN_CFG, 0x00000000 },121{ 0x1238, 0x001700c8 },122{ MT_TX_SW_CFG0, 0x00101001 },123{ MT_TX_SW_CFG1, 0x00010000 },124{ MT_TX_SW_CFG2, 0x00000000 },125{ MT_TXOP_CTRL_CFG, 0x0400583f },126{ MT_TX_RTS_CFG, 0x00ffff20 },127{ MT_TX_TIMEOUT_CFG, 0x000a2290 },128{ MT_TX_RETRY_CFG, 0x47f01f0f },129{ MT_EXP_ACK_TIME, 0x002c00dc },130{ MT_TX_PROT_CFG6, 0xe3f42004 },131{ MT_TX_PROT_CFG7, 0xe3f42084 },132{ MT_TX_PROT_CFG8, 0xe3f42104 },133{ MT_PIFS_TX_CFG, 0x00060fff },134{ MT_RX_FILTR_CFG, 0x00015f97 },135{ MT_LEGACY_BASIC_RATE, 0x0000017f },136{ MT_HT_BASIC_RATE, 0x00004003 },137{ MT_PN_PAD_MODE, 0x00000003 },138{ MT_TXOP_HLDR_ET, 0x00000002 },139{ 0xa44, 0x00000000 },140{ MT_HEADER_TRANS_CTRL_REG, 0x00000000 },141{ MT_TSO_CTRL, 0x00000000 },142{ MT_AUX_CLK_CFG, 0x00000000 },143{ MT_DACCLK_EN_DLY_CFG, 0x00000000 },144{ MT_TX_ALC_CFG_4, 0x00000000 },145{ MT_TX_ALC_VGA3, 0x00000000 },146{ MT_TX_PWR_CFG_0, 0x3a3a3a3a },147{ MT_TX_PWR_CFG_1, 0x3a3a3a3a },148{ MT_TX_PWR_CFG_2, 0x3a3a3a3a },149{ MT_TX_PWR_CFG_3, 0x3a3a3a3a },150{ MT_TX_PWR_CFG_4, 0x3a3a3a3a },151{ MT_TX_PWR_CFG_7, 0x3a3a3a3a },152{ MT_TX_PWR_CFG_8, 0x0000003a },153{ MT_TX_PWR_CFG_9, 0x0000003a },154{ MT_EFUSE_CTRL, 0x0000d000 },155{ MT_PAUSE_ENABLE_CONTROL1, 0x0000000a },156{ MT_FCE_WLAN_FLOW_CONTROL1, 0x60401c18 },157{ MT_WPDMA_DELAY_INT_CFG, 0x94ff0000 },158{ MT_TX_SW_CFG3, 0x00000004 },159{ MT_HT_FBK_TO_LEGACY, 0x00001818 },160{ MT_VHT_HT_FBK_CFG1, 0xedcba980 },161{ MT_PROT_AUTO_TX_CFG, 0x00830083 },162{ MT_HT_CTRL_CFG, 0x000001ff },163{ MT_TX_LINK_CFG, 0x00001020 },164};165struct mt76_reg_pair prot_vals[] = {166{ MT_CCK_PROT_CFG, DEFAULT_PROT_CFG_CCK },167{ MT_OFDM_PROT_CFG, DEFAULT_PROT_CFG_OFDM },168{ MT_MM20_PROT_CFG, DEFAULT_PROT_CFG_20 },169{ MT_MM40_PROT_CFG, DEFAULT_PROT_CFG_40 },170{ MT_GF20_PROT_CFG, DEFAULT_PROT_CFG_20 },171{ MT_GF40_PROT_CFG, DEFAULT_PROT_CFG_40 },172};173174mt76_wr_rp(dev, 0, vals, ARRAY_SIZE(vals));175mt76_wr_rp(dev, 0, prot_vals, ARRAY_SIZE(prot_vals));176}177EXPORT_SYMBOL_GPL(mt76_write_mac_initvals);178179void mt76x2_init_txpower(struct mt76x02_dev *dev,180struct ieee80211_supported_band *sband)181{182struct ieee80211_channel *chan;183struct mt76x2_tx_power_info txp;184struct mt76x02_rate_power t = {};185int i;186187for (i = 0; i < sband->n_channels; i++) {188chan = &sband->channels[i];189190mt76x2_get_power_info(dev, &txp, chan);191mt76x2_get_rate_power(dev, &t, chan);192193chan->orig_mpwr = mt76x02_get_max_rate_power(&t) +194txp.target_power;195chan->orig_mpwr = DIV_ROUND_UP(chan->orig_mpwr, 2);196197/* convert to combined output power on 2x2 devices */198chan->orig_mpwr += 3;199chan->max_power = min_t(int, chan->max_reg_power,200chan->orig_mpwr);201}202}203EXPORT_SYMBOL_GPL(mt76x2_init_txpower);204205206