Path: blob/main/sys/contrib/dev/mediatek/mt76/mt76x2/usb_mac.c
48525 views
// SPDX-License-Identifier: ISC1/*2* Copyright (C) 2018 Lorenzo Bianconi <[email protected]>3*/45#include "mt76x2u.h"6#include "eeprom.h"78static void mt76x2u_mac_fixup_xtal(struct mt76x02_dev *dev)9{10s8 offset = 0;11u16 eep_val;1213eep_val = mt76x02_eeprom_get(dev, MT_EE_XTAL_TRIM_2);1415offset = eep_val & 0x7f;16if ((eep_val & 0xff) == 0xff)17offset = 0;18else if (eep_val & 0x80)19offset = 0 - offset;2021eep_val >>= 8;22if (eep_val == 0x00 || eep_val == 0xff) {23eep_val = mt76x02_eeprom_get(dev, MT_EE_XTAL_TRIM_1);24eep_val &= 0xff;2526if (eep_val == 0x00 || eep_val == 0xff)27eep_val = 0x14;28}2930eep_val &= 0x7f;31mt76_rmw_field(dev, MT_VEND_ADDR(CFG, MT_XO_CTRL5),32MT_XO_CTRL5_C2_VAL, eep_val + offset);33mt76_set(dev, MT_VEND_ADDR(CFG, MT_XO_CTRL6), MT_XO_CTRL6_C2_CTRL);3435mt76_wr(dev, 0x504, 0x06000000);36mt76_wr(dev, 0x50c, 0x08800000);37mdelay(5);38mt76_wr(dev, 0x504, 0x0);3940/* decrease SIFS from 16us to 13us */41mt76_rmw_field(dev, MT_XIFS_TIME_CFG,42MT_XIFS_TIME_CFG_OFDM_SIFS, 0xd);43mt76_rmw_field(dev, MT_BKOFF_SLOT_CFG, MT_BKOFF_SLOT_CFG_CC_DELAY, 1);4445/* init fce */46mt76_clear(dev, MT_FCE_L2_STUFF, MT_FCE_L2_STUFF_WR_MPDU_LEN_EN);4748eep_val = mt76x02_eeprom_get(dev, MT_EE_NIC_CONF_2);49switch (FIELD_GET(MT_EE_NIC_CONF_2_XTAL_OPTION, eep_val)) {50case 0:51mt76_wr(dev, MT_XO_CTRL7, 0x5c1fee80);52break;53case 1:54mt76_wr(dev, MT_XO_CTRL7, 0x5c1feed0);55break;56default:57break;58}59}6061int mt76x2u_mac_reset(struct mt76x02_dev *dev)62{63mt76_wr(dev, MT_WPDMA_GLO_CFG, BIT(4) | BIT(5));6465/* init pbf regs */66mt76_wr(dev, MT_PBF_TX_MAX_PCNT, 0xefef3f1f);67mt76_wr(dev, MT_PBF_RX_MAX_PCNT, 0xfebf);6869mt76_write_mac_initvals(dev);7071mt76_wr(dev, MT_TX_LINK_CFG, 0x1020);72mt76_wr(dev, MT_AUTO_RSP_CFG, 0x13);73mt76_wr(dev, MT_MAX_LEN_CFG, 0x2f00);7475mt76_wr(dev, MT_WMM_AIFSN, 0x2273);76mt76_wr(dev, MT_WMM_CWMIN, 0x2344);77mt76_wr(dev, MT_WMM_CWMAX, 0x34aa);7879mt76_clear(dev, MT_MAC_SYS_CTRL,80MT_MAC_SYS_CTRL_RESET_CSR |81MT_MAC_SYS_CTRL_RESET_BBP);8283if (is_mt7612(dev))84mt76_clear(dev, MT_COEXCFG0, MT_COEXCFG0_COEX_EN);8586mt76_set(dev, MT_EXT_CCA_CFG, 0xf000);87mt76_clear(dev, MT_TX_ALC_CFG_4, BIT(31));8889mt76x2u_mac_fixup_xtal(dev);9091return 0;92}9394int mt76x2u_mac_stop(struct mt76x02_dev *dev)95{96int i, count = 0, val;97bool stopped = false;98u32 rts_cfg;99100if (test_bit(MT76_REMOVED, &dev->mphy.state))101return -EIO;102103rts_cfg = mt76_rr(dev, MT_TX_RTS_CFG);104mt76_wr(dev, MT_TX_RTS_CFG, rts_cfg & ~MT_TX_RTS_CFG_RETRY_LIMIT);105106mt76_clear(dev, MT_TXOP_CTRL_CFG, MT_TXOP_ED_CCA_EN);107mt76_clear(dev, MT_TXOP_HLDR_ET, MT_TXOP_HLDR_TX40M_BLK_EN);108109/* wait tx dma to stop */110for (i = 0; i < 2000; i++) {111val = mt76_rr(dev, MT_VEND_ADDR(CFG, MT_USB_U3DMA_CFG));112if (!(val & MT_USB_DMA_CFG_TX_BUSY) && i > 10)113break;114usleep_range(50, 100);115}116117/* page count on TxQ */118for (i = 0; i < 200; i++) {119if (!(mt76_rr(dev, 0x0438) & 0xffffffff) &&120!(mt76_rr(dev, 0x0a30) & 0x000000ff) &&121!(mt76_rr(dev, 0x0a34) & 0xff00ff00))122break;123usleep_range(10, 20);124}125126/* disable tx-rx */127mt76_clear(dev, MT_MAC_SYS_CTRL,128MT_MAC_SYS_CTRL_ENABLE_RX |129MT_MAC_SYS_CTRL_ENABLE_TX);130131/* Wait for MAC to become idle */132for (i = 0; i < 1000; i++) {133if (!(mt76_rr(dev, MT_MAC_STATUS) & MT_MAC_STATUS_TX) &&134!mt76_rr(dev, MT_BBP(IBI, 12))) {135stopped = true;136break;137}138usleep_range(10, 20);139}140141if (!stopped) {142mt76_set(dev, MT_BBP(CORE, 4), BIT(1));143mt76_clear(dev, MT_BBP(CORE, 4), BIT(1));144145mt76_set(dev, MT_BBP(CORE, 4), BIT(0));146mt76_clear(dev, MT_BBP(CORE, 4), BIT(0));147}148149/* page count on RxQ */150for (i = 0; i < 200; i++) {151if (!(mt76_rr(dev, 0x0430) & 0x00ff0000) &&152!(mt76_rr(dev, 0x0a30) & 0xffffffff) &&153!(mt76_rr(dev, 0x0a34) & 0xffffffff) &&154++count > 10)155break;156msleep(50);157}158159if (!mt76_poll(dev, MT_MAC_STATUS, MT_MAC_STATUS_RX, 0, 2000))160dev_warn(dev->mt76.dev, "MAC RX failed to stop\n");161162/* wait rx dma to stop */163for (i = 0; i < 2000; i++) {164val = mt76_rr(dev, MT_VEND_ADDR(CFG, MT_USB_U3DMA_CFG));165if (!(val & MT_USB_DMA_CFG_RX_BUSY) && i > 10)166break;167usleep_range(50, 100);168}169170mt76_wr(dev, MT_TX_RTS_CFG, rts_cfg);171172return 0;173}174175176