Path: blob/main/sys/contrib/dev/mediatek/mt76/mt7915/mt7915.h
48526 views
/* SPDX-License-Identifier: ISC */1/* Copyright (C) 2020 MediaTek Inc. */23#ifndef __MT7915_H4#define __MT7915_H56#include <linux/interrupt.h>7#include <linux/ktime.h>8#if defined(__FreeBSD__)9#include <linux/uuid.h>10#endif11#include "../mt76_connac.h"12#include "regs.h"1314#define MT7915_MAX_INTERFACES 1915#define MT7915_WTBL_SIZE 28816#define MT7916_WTBL_SIZE 54417#define MT7915_WTBL_RESERVED (mt7915_wtbl_size(dev) - 1)18#define MT7915_WTBL_STA (MT7915_WTBL_RESERVED - \19MT7915_MAX_INTERFACES)2021#define MT7915_WATCHDOG_TIME (HZ / 10)22#define MT7915_RESET_TIMEOUT (30 * HZ)2324#define MT7915_TX_RING_SIZE 204825#define MT7915_TX_MCU_RING_SIZE 25626#define MT7915_TX_FWDL_RING_SIZE 1282728#define MT7915_RX_RING_SIZE 153629#define MT7915_RX_MCU_RING_SIZE 5123031#define MT7915_FIRMWARE_WA "mediatek/mt7915_wa.bin"32#define MT7915_FIRMWARE_WM "mediatek/mt7915_wm.bin"33#define MT7915_ROM_PATCH "mediatek/mt7915_rom_patch.bin"3435#define MT7916_FIRMWARE_WA "mediatek/mt7916_wa.bin"36#define MT7916_FIRMWARE_WM "mediatek/mt7916_wm.bin"37#define MT7916_ROM_PATCH "mediatek/mt7916_rom_patch.bin"3839#define MT7981_FIRMWARE_WA "mediatek/mt7981_wa.bin"40#define MT7981_FIRMWARE_WM "mediatek/mt7981_wm.bin"41#define MT7981_ROM_PATCH "mediatek/mt7981_rom_patch.bin"4243#define MT7986_FIRMWARE_WA "mediatek/mt7986_wa.bin"44#define MT7986_FIRMWARE_WM "mediatek/mt7986_wm.bin"45#define MT7986_FIRMWARE_WM_MT7975 "mediatek/mt7986_wm_mt7975.bin"46#define MT7986_ROM_PATCH "mediatek/mt7986_rom_patch.bin"47#define MT7986_ROM_PATCH_MT7975 "mediatek/mt7986_rom_patch_mt7975.bin"4849#define MT7915_EEPROM_DEFAULT "mediatek/mt7915_eeprom.bin"50#define MT7915_EEPROM_DEFAULT_DBDC "mediatek/mt7915_eeprom_dbdc.bin"51#define MT7916_EEPROM_DEFAULT "mediatek/mt7916_eeprom.bin"5253#define MT7981_EEPROM_MT7976_DEFAULT_DBDC "mediatek/mt7981_eeprom_mt7976_dbdc.bin"5455#define MT7986_EEPROM_MT7975_DEFAULT "mediatek/mt7986_eeprom_mt7975.bin"56#define MT7986_EEPROM_MT7975_DUAL_DEFAULT "mediatek/mt7986_eeprom_mt7975_dual.bin"57#define MT7986_EEPROM_MT7976_DEFAULT "mediatek/mt7986_eeprom_mt7976.bin"58#define MT7986_EEPROM_MT7976_DEFAULT_DBDC "mediatek/mt7986_eeprom_mt7976_dbdc.bin"59#define MT7986_EEPROM_MT7976_DUAL_DEFAULT "mediatek/mt7986_eeprom_mt7976_dual.bin"6061#define MT7915_EEPROM_SIZE 358462#define MT7916_EEPROM_SIZE 40966364#define MT7915_EEPROM_BLOCK_SIZE 1665#define MT7915_HW_TOKEN_SIZE 409666#define MT7915_TOKEN_SIZE 81926768#define MT7915_CFEND_RATE_DEFAULT 0x49 /* OFDM 24M */69#define MT7915_CFEND_RATE_11B 0x03 /* 11B LP, 11M */7071#define MT7915_THERMAL_THROTTLE_MAX 10072#define MT7915_CDEV_THROTTLE_MAX 997374#define MT7915_SKU_RATE_NUM 1617576#define MT7915_MAX_TWT_AGRT 1677#define MT7915_MAX_STA_TWT_AGRT 878#define MT7915_MIN_TWT_DUR 6479#define MT7915_MAX_QUEUE (MT_RXQ_BAND2 + __MT_MCUQ_MAX + 2)8081#define MT7915_WED_RX_TOKEN_SIZE 122888283#define MT7915_CRIT_TEMP_IDX 084#define MT7915_MAX_TEMP_IDX 185#define MT7915_CRIT_TEMP 11086#define MT7915_MAX_TEMP 1208788struct mt7915_vif;89struct mt7915_sta;90struct mt7915_dfs_pulse;91struct mt7915_dfs_pattern;9293enum mt7915_txq_id {94MT7915_TXQ_FWDL = 16,95MT7915_TXQ_MCU_WM,96MT7915_TXQ_BAND0,97MT7915_TXQ_BAND1,98MT7915_TXQ_MCU_WA,99};100101enum mt7915_rxq_id {102MT7915_RXQ_BAND0 = 0,103MT7915_RXQ_BAND1,104MT7915_RXQ_MCU_WM = 0,105MT7915_RXQ_MCU_WA,106MT7915_RXQ_MCU_WA_EXT,107};108109enum mt7916_rxq_id {110MT7916_RXQ_MCU_WM = 0,111MT7916_RXQ_MCU_WA,112MT7916_RXQ_MCU_WA_MAIN,113MT7916_RXQ_MCU_WA_EXT,114MT7916_RXQ_BAND0,115MT7916_RXQ_BAND1,116};117118struct mt7915_twt_flow {119struct list_head list;120u64 start_tsf;121u64 tsf;122u32 duration;123u16 wcid;124__le16 mantissa;125u8 exp;126u8 table_id;127u8 id;128u8 protection:1;129u8 flowtype:1;130u8 trigger:1;131u8 sched:1;132};133134DECLARE_EWMA(avg_signal, 10, 8)135136struct mt7915_sta {137struct mt76_wcid wcid; /* must be first */138139struct mt7915_vif *vif;140141struct list_head rc_list;142u32 airtime_ac[8];143144int ack_signal;145struct ewma_avg_signal avg_ack_signal;146147unsigned long changed;148unsigned long jiffies;149struct mt76_connac_sta_key_conf bip;150151struct {152u8 flowid_mask;153struct mt7915_twt_flow flow[MT7915_MAX_STA_TWT_AGRT];154} twt;155};156157struct mt7915_vif_cap {158bool ht_ldpc:1;159bool vht_ldpc:1;160bool he_ldpc:1;161bool vht_su_ebfer:1;162bool vht_su_ebfee:1;163bool vht_mu_ebfer:1;164bool vht_mu_ebfee:1;165bool he_su_ebfer:1;166bool he_su_ebfee:1;167bool he_mu_ebfer:1;168};169170struct mt7915_vif {171struct mt76_vif_link mt76; /* must be first */172173struct mt7915_vif_cap cap;174struct mt7915_sta sta;175struct mt7915_phy *phy;176177struct ieee80211_tx_queue_params queue_params[IEEE80211_NUM_ACS];178struct cfg80211_bitrate_mask bitrate_mask;179};180181/* crash-dump */182struct mt7915_crash_data {183guid_t guid;184struct timespec64 timestamp;185186u8 *memdump_buf;187size_t memdump_buf_len;188};189190struct mt7915_hif {191struct list_head list;192193struct device *dev;194void __iomem *regs;195int irq;196u32 index;197};198199struct mt7915_phy {200struct mt76_phy *mt76;201struct mt7915_dev *dev;202203struct ieee80211_sband_iftype_data iftype[NUM_NL80211_BANDS][NUM_NL80211_IFTYPES];204205struct ieee80211_vif *monitor_vif;206207struct thermal_cooling_device *cdev;208u8 cdev_state;209u8 throttle_state;210u32 throttle_temp[2]; /* 0: critical high, 1: maximum */211212u32 rxfilter;213u64 omac_mask;214215u16 noise;216217s16 coverage_class;218u8 slottime;219220u32 trb_ts;221222u32 rx_ampdu_ts;223u32 ampdu_ref;224225struct mt76_mib_stats mib;226struct mt76_channel_state state_ts;227228#ifdef CONFIG_NL80211_TESTMODE229struct {230u32 *reg_backup;231232s32 last_freq_offset;233u8 last_rcpi[4];234s8 last_ib_rssi[4];235s8 last_wb_rssi[4];236u8 last_snr;237238u8 spe_idx;239} test;240#endif241};242243struct mt7915_dev {244union { /* must be first */245struct mt76_dev mt76;246struct mt76_phy mphy;247};248249struct mt7915_hif *hif2;250struct mt7915_reg_desc reg;251u8 q_id[MT7915_MAX_QUEUE];252u32 q_int_mask[MT7915_MAX_QUEUE];253u32 wfdma_mask;254255const struct mt76_bus_ops *bus_ops;256struct mt7915_phy phy;257258/* monitor rx chain configured channel */259struct cfg80211_chan_def rdd2_chandef;260struct mt7915_phy *rdd2_phy;261262u16 chainmask;263u16 chainshift;264u32 hif_idx;265266struct work_struct init_work;267struct work_struct rc_work;268struct work_struct dump_work;269struct work_struct reset_work;270wait_queue_head_t reset_wait;271272struct {273u32 state;274u32 wa_reset_count;275u32 wm_reset_count;276bool hw_full_reset:1;277bool hw_init_done:1;278bool restart:1;279} recovery;280281/* protects coredump data */282struct mutex dump_mutex;283#ifdef CONFIG_DEV_COREDUMP284struct {285struct mt7915_crash_data *crash_data;286} coredump;287#endif288289struct list_head sta_rc_list;290struct list_head twt_list;291spinlock_t reg_lock;292293u32 hw_pattern;294295bool dbdc_support;296bool flash_mode;297bool muru_debug;298bool ibf;299300u8 monitor_mask;301302struct dentry *debugfs_dir;303struct rchan *relay_fwlog;304305void *cal;306u32 cur_prek_offset;307u8 dpd_chan_num_2g;308u8 dpd_chan_num_5g;309u8 dpd_chan_num_6g;310311struct {312u8 debug_wm;313u8 debug_wa;314u8 debug_bin;315} fw;316317struct {318u16 table_mask;319u8 n_agrt;320} twt;321322struct reset_control *rstc;323void __iomem *dcm;324void __iomem *sku;325};326327enum {328WFDMA0 = 0x0,329WFDMA1,330WFDMA_EXT,331__MT_WFDMA_MAX,332};333334enum rdd_idx {335MT_RDD_IDX_BAND0, /* RDD idx for band idx 0 (single-band) */336MT_RDD_IDX_BAND1, /* RDD idx for band idx 1 */337MT_RDD_IDX_BACKGROUND, /* RDD idx for background chain */338};339340enum mt7915_rdd_cmd {341RDD_STOP,342RDD_START,343RDD_DET_MODE,344RDD_RADAR_EMULATE,345RDD_START_TXQ = 20,346RDD_SET_WF_ANT = 30,347RDD_CAC_START = 50,348RDD_CAC_END,349RDD_NORMAL_START,350RDD_DISABLE_DFS_CAL,351RDD_PULSE_DBG,352RDD_READ_PULSE,353RDD_RESUME_BF,354RDD_IRQ_OFF,355};356357static inline int358mt7915_get_rdd_idx(struct mt7915_phy *phy, bool is_background)359{360if (!phy->mt76->cap.has_5ghz)361return -1;362363if (is_background)364return MT_RDD_IDX_BACKGROUND;365366return phy->mt76->band_idx;367}368369static inline struct mt7915_phy *370mt7915_hw_phy(struct ieee80211_hw *hw)371{372struct mt76_phy *phy = hw->priv;373374return phy->priv;375}376377static inline struct mt7915_dev *378mt7915_hw_dev(struct ieee80211_hw *hw)379{380struct mt76_phy *phy = hw->priv;381382return container_of(phy->dev, struct mt7915_dev, mt76);383}384385static inline struct mt7915_phy *386mt7915_ext_phy(struct mt7915_dev *dev)387{388struct mt76_phy *phy = dev->mt76.phys[MT_BAND1];389390if (!phy)391return NULL;392393return phy->priv;394}395396static inline u32 mt7915_check_adie(struct mt7915_dev *dev, bool sku)397{398u32 mask = sku ? MT_CONNINFRA_SKU_MASK : MT_ADIE_TYPE_MASK;399if (!is_mt798x(&dev->mt76))400return 0;401402return mt76_rr(dev, MT_CONNINFRA_SKU_DEC_ADDR) & mask;403}404405extern const struct ieee80211_ops mt7915_ops;406extern const struct mt76_testmode_ops mt7915_testmode_ops;407extern struct pci_driver mt7915_pci_driver;408extern struct pci_driver mt7915_hif_driver;409extern struct platform_driver mt798x_wmac_driver;410411#ifdef CONFIG_MT798X_WMAC412int mt7986_wmac_enable(struct mt7915_dev *dev);413void mt7986_wmac_disable(struct mt7915_dev *dev);414#else415static inline int mt7986_wmac_enable(struct mt7915_dev *dev)416{417return 0;418}419420static inline void mt7986_wmac_disable(struct mt7915_dev *dev)421{422}423#endif424struct mt7915_dev *mt7915_mmio_probe(struct device *pdev,425void __iomem *mem_base, u32 device_id);426void mt7915_wfsys_reset(struct mt7915_dev *dev);427irqreturn_t mt7915_irq_handler(int irq, void *dev_instance);428u64 __mt7915_get_tsf(struct ieee80211_hw *hw, struct mt7915_vif *mvif);429u32 mt7915_wed_init_buf(void *ptr, dma_addr_t phys, int token_id);430431int mt7915_register_device(struct mt7915_dev *dev);432void mt7915_unregister_device(struct mt7915_dev *dev);433int mt7915_eeprom_init(struct mt7915_dev *dev);434void mt7915_eeprom_parse_hw_cap(struct mt7915_dev *dev,435struct mt7915_phy *phy);436int mt7915_eeprom_get_target_power(struct mt7915_dev *dev,437struct ieee80211_channel *chan,438u8 chain_idx);439s8 mt7915_eeprom_get_power_delta(struct mt7915_dev *dev, int band);440bool mt7915_eeprom_has_background_radar(struct mt7915_dev *dev);441int mt7915_dma_init(struct mt7915_dev *dev, struct mt7915_phy *phy2);442void mt7915_dma_prefetch(struct mt7915_dev *dev);443void mt7915_dma_cleanup(struct mt7915_dev *dev);444int mt7915_dma_reset(struct mt7915_dev *dev, bool force);445int mt7915_dma_start(struct mt7915_dev *dev, bool reset, bool wed_reset);446int mt7915_txbf_init(struct mt7915_dev *dev);447void mt7915_init_txpower(struct mt7915_phy *phy);448void mt7915_reset(struct mt7915_dev *dev);449int mt7915_run(struct ieee80211_hw *hw);450int mt7915_mcu_init(struct mt7915_dev *dev);451int mt7915_mcu_init_firmware(struct mt7915_dev *dev);452int mt7915_mcu_twt_agrt_update(struct mt7915_dev *dev,453struct mt7915_vif *mvif,454struct mt7915_twt_flow *flow,455int cmd);456int mt7915_mcu_add_dev_info(struct mt7915_phy *phy,457struct ieee80211_vif *vif, bool enable);458int mt7915_mcu_add_bss_info(struct mt7915_phy *phy,459struct ieee80211_vif *vif, int enable);460int mt7915_mcu_add_sta(struct mt7915_dev *dev, struct ieee80211_vif *vif,461struct ieee80211_sta *sta, int conn_state, bool newly);462int mt7915_mcu_add_tx_ba(struct mt7915_dev *dev,463struct ieee80211_ampdu_params *params,464bool add);465int mt7915_mcu_add_rx_ba(struct mt7915_dev *dev,466struct ieee80211_ampdu_params *params,467bool add);468int mt7915_mcu_update_bss_color(struct mt7915_dev *dev, struct ieee80211_vif *vif,469struct cfg80211_he_bss_color *he_bss_color);470int mt7915_mcu_add_inband_discov(struct mt7915_dev *dev, struct ieee80211_vif *vif,471u32 changed);472int mt7915_mcu_add_beacon(struct ieee80211_hw *hw, struct ieee80211_vif *vif,473int enable, u32 changed);474int mt7915_mcu_add_obss_spr(struct mt7915_phy *phy, struct ieee80211_vif *vif,475struct ieee80211_he_obss_pd *he_obss_pd);476int mt7915_mcu_add_rate_ctrl(struct mt7915_dev *dev, struct ieee80211_vif *vif,477struct ieee80211_sta *sta, bool changed);478int mt7915_mcu_add_smps(struct mt7915_dev *dev, struct ieee80211_vif *vif,479struct ieee80211_sta *sta);480int mt7915_set_channel(struct mt76_phy *mphy);481int mt7915_mcu_set_chan_info(struct mt7915_phy *phy, int cmd);482int mt7915_mcu_set_tx(struct mt7915_dev *dev, struct ieee80211_vif *vif);483int mt7915_mcu_update_edca(struct mt7915_dev *dev, void *req);484int mt7915_mcu_set_fixed_rate_ctrl(struct mt7915_dev *dev,485struct ieee80211_vif *vif,486struct ieee80211_sta *sta,487void *data, u32 field);488int mt7915_mcu_set_eeprom(struct mt7915_dev *dev);489int mt7915_mcu_get_eeprom(struct mt7915_dev *dev, u32 offset, u8 *read_buf);490int mt7915_mcu_get_eeprom_free_block(struct mt7915_dev *dev, u8 *block_num);491int mt7915_mcu_set_mac(struct mt7915_dev *dev, int band, bool enable,492bool hdr_trans);493int mt7915_mcu_set_test_param(struct mt7915_dev *dev, u8 param, bool test_mode,494u8 en);495int mt7915_mcu_set_ser(struct mt7915_dev *dev, u8 action, u8 set, u8 band);496int mt7915_mcu_set_sku_en(struct mt7915_phy *phy, bool enable);497int mt7915_mcu_set_txpower_sku(struct mt7915_phy *phy);498int mt7915_mcu_get_txpower_sku(struct mt7915_phy *phy, s8 *txpower, int len);499int mt7915_mcu_set_txpower_frame_min(struct mt7915_phy *phy, s8 txpower);500int mt7915_mcu_set_txpower_frame(struct mt7915_phy *phy,501struct ieee80211_vif *vif,502struct ieee80211_sta *sta, s8 txpower);503int mt7915_mcu_set_txbf(struct mt7915_dev *dev, u8 action);504int mt7915_mcu_set_fcc5_lpn(struct mt7915_dev *dev, int val);505int mt7915_mcu_set_pulse_th(struct mt7915_dev *dev,506const struct mt7915_dfs_pulse *pulse);507int mt7915_mcu_set_radar_th(struct mt7915_dev *dev, int index,508const struct mt7915_dfs_pattern *pattern);509int mt7915_mcu_set_muru_ctrl(struct mt7915_dev *dev, u32 cmd, u32 val);510int mt7915_mcu_apply_group_cal(struct mt7915_dev *dev);511int mt7915_mcu_apply_tx_dpd(struct mt7915_phy *phy);512int mt7915_mcu_get_chan_mib_info(struct mt7915_phy *phy, bool chan_switch);513int mt7915_mcu_get_temperature(struct mt7915_phy *phy);514int mt7915_mcu_set_thermal_throttling(struct mt7915_phy *phy, u8 state);515int mt7915_mcu_set_thermal_protect(struct mt7915_phy *phy);516int mt7915_mcu_get_rx_rate(struct mt7915_phy *phy, struct ieee80211_vif *vif,517struct ieee80211_sta *sta, struct rate_info *rate);518int mt7915_mcu_rdd_background_enable(struct mt7915_phy *phy,519struct cfg80211_chan_def *chandef);520int mt7915_mcu_wed_wa_tx_stats(struct mt7915_dev *dev, u16 wcid);521int mt7915_mcu_rf_regval(struct mt7915_dev *dev, u32 regidx, u32 *val, bool set);522int mt7915_mcu_wa_cmd(struct mt7915_dev *dev, int cmd, u32 a1, u32 a2, u32 a3);523int mt7915_mcu_fw_log_2_host(struct mt7915_dev *dev, u8 type, u8 ctrl);524int mt7915_mcu_fw_dbg_ctrl(struct mt7915_dev *dev, u32 module, u8 level);525void mt7915_mcu_rx_event(struct mt7915_dev *dev, struct sk_buff *skb);526void mt7915_mcu_exit(struct mt7915_dev *dev);527528static inline u16 mt7915_wtbl_size(struct mt7915_dev *dev)529{530return is_mt7915(&dev->mt76) ? MT7915_WTBL_SIZE : MT7916_WTBL_SIZE;531}532533static inline u16 mt7915_eeprom_size(struct mt7915_dev *dev)534{535return is_mt7915(&dev->mt76) ? MT7915_EEPROM_SIZE : MT7916_EEPROM_SIZE;536}537538void mt7915_dual_hif_set_irq_mask(struct mt7915_dev *dev, bool write_reg,539u32 clear, u32 set);540541static inline void mt7915_irq_enable(struct mt7915_dev *dev, u32 mask)542{543if (dev->hif2)544mt7915_dual_hif_set_irq_mask(dev, false, 0, mask);545else546mt76_set_irq_mask(&dev->mt76, 0, 0, mask);547548tasklet_schedule(&dev->mt76.irq_tasklet);549}550551static inline void mt7915_irq_disable(struct mt7915_dev *dev, u32 mask)552{553if (dev->hif2)554mt7915_dual_hif_set_irq_mask(dev, true, mask, 0);555else556mt76_set_irq_mask(&dev->mt76, MT_INT_MASK_CSR, mask, 0);557}558559void mt7915_memcpy_fromio(struct mt7915_dev *dev, void *buf, u32 offset,560size_t len);561562void mt7915_mac_init(struct mt7915_dev *dev);563u32 mt7915_mac_wtbl_lmac_addr(struct mt7915_dev *dev, u16 wcid, u8 dw);564bool mt7915_mac_wtbl_update(struct mt7915_dev *dev, int idx, u32 mask);565void mt7915_mac_reset_counters(struct mt7915_phy *phy);566void mt7915_mac_cca_stats_reset(struct mt7915_phy *phy);567void mt7915_mac_enable_nf(struct mt7915_dev *dev, bool ext_phy);568void mt7915_mac_enable_rtscts(struct mt7915_dev *dev,569struct ieee80211_vif *vif, bool enable);570void mt7915_mac_write_txwi(struct mt76_dev *dev, __le32 *txwi,571struct sk_buff *skb, struct mt76_wcid *wcid, int pid,572struct ieee80211_key_conf *key,573enum mt76_txq_id qid, u32 changed);574void mt7915_mac_set_timing(struct mt7915_phy *phy);575int mt7915_mac_sta_add(struct mt76_dev *mdev, struct ieee80211_vif *vif,576struct ieee80211_sta *sta);577int mt7915_mac_sta_event(struct mt76_dev *mdev, struct ieee80211_vif *vif,578struct ieee80211_sta *sta, enum mt76_sta_event ev);579void mt7915_mac_sta_remove(struct mt76_dev *mdev, struct ieee80211_vif *vif,580struct ieee80211_sta *sta);581void mt7915_mac_work(struct work_struct *work);582void mt7915_mac_reset_work(struct work_struct *work);583void mt7915_mac_dump_work(struct work_struct *work);584void mt7915_mac_sta_rc_work(struct work_struct *work);585void mt7915_mac_update_stats(struct mt7915_phy *phy);586void mt7915_mac_twt_teardown_flow(struct mt7915_dev *dev,587struct mt7915_sta *msta,588u8 flowid);589void mt7915_mac_add_twt_setup(struct ieee80211_hw *hw,590struct ieee80211_sta *sta,591struct ieee80211_twt_setup *twt);592int mt7915_tx_prepare_skb(struct mt76_dev *mdev, void *txwi_ptr,593enum mt76_txq_id qid, struct mt76_wcid *wcid,594struct ieee80211_sta *sta,595struct mt76_tx_info *tx_info);596void mt7915_queue_rx_skb(struct mt76_dev *mdev, enum mt76_rxq_id q,597struct sk_buff *skb, u32 *info);598bool mt7915_rx_check(struct mt76_dev *mdev, void *data, int len);599void mt7915_stats_work(struct work_struct *work);600int mt76_dfs_start_rdd(struct mt7915_dev *dev, bool force);601int mt7915_dfs_init_radar_detector(struct mt7915_phy *phy);602void mt7915_set_stream_he_caps(struct mt7915_phy *phy);603void mt7915_set_stream_vht_txbf_caps(struct mt7915_phy *phy);604void mt7915_update_channel(struct mt76_phy *mphy);605int mt7915_mcu_muru_debug_set(struct mt7915_dev *dev, bool enable);606int mt7915_mcu_muru_debug_get(struct mt7915_phy *phy);607int mt7915_mcu_wed_enable_rx_stats(struct mt7915_dev *dev);608int mt7915_init_debugfs(struct mt7915_phy *phy);609void mt7915_debugfs_rx_fw_monitor(struct mt7915_dev *dev, const void *data, int len);610bool mt7915_debugfs_rx_log(struct mt7915_dev *dev, const void *data, int len);611#ifdef CONFIG_MAC80211_DEBUGFS612void mt7915_sta_add_debugfs(struct ieee80211_hw *hw, struct ieee80211_vif *vif,613struct ieee80211_sta *sta, struct dentry *dir);614#endif615int mt7915_mmio_wed_init(struct mt7915_dev *dev, void *pdev_ptr,616bool pci, int *irq);617618#endif619620621