Path: blob/main/sys/contrib/dev/mediatek/mt76/mt7915/mt7915.h
108587 views
/* SPDX-License-Identifier: BSD-3-Clause-Clear */1/* Copyright (C) 2020 MediaTek Inc. */23#ifndef __MT7915_H4#define __MT7915_H56#include <linux/interrupt.h>7#include <linux/ktime.h>8#if defined(__FreeBSD__)9#include <linux/uuid.h>10#endif11#include "../mt76_connac.h"12#include "regs.h"1314#define MT7915_MAX_INTERFACES 1915#define MT7915_WTBL_SIZE 28816#define MT7916_WTBL_SIZE 54417#define MT7915_WTBL_RESERVED (mt7915_wtbl_size(dev) - 1)18#define MT7915_WTBL_STA (MT7915_WTBL_RESERVED - \19MT7915_MAX_INTERFACES)2021#define MT7915_WATCHDOG_TIME (HZ / 10)22#define MT7915_RESET_TIMEOUT (30 * HZ)2324#define MT7915_TX_RING_SIZE 204825#define MT7915_TX_MCU_RING_SIZE 25626#define MT7915_TX_FWDL_RING_SIZE 1282728#define MT7915_RX_RING_SIZE 153629#define MT7915_RX_MCU_RING_SIZE 5123031#define MT7915_FIRMWARE_WA "mediatek/mt7915_wa.bin"32#define MT7915_FIRMWARE_WM "mediatek/mt7915_wm.bin"33#define MT7915_ROM_PATCH "mediatek/mt7915_rom_patch.bin"3435#define MT7916_FIRMWARE_WA "mediatek/mt7916_wa.bin"36#define MT7916_FIRMWARE_WM "mediatek/mt7916_wm.bin"37#define MT7916_ROM_PATCH "mediatek/mt7916_rom_patch.bin"3839#define MT7981_FIRMWARE_WA "mediatek/mt7981_wa.bin"40#define MT7981_FIRMWARE_WM "mediatek/mt7981_wm.bin"41#define MT7981_ROM_PATCH "mediatek/mt7981_rom_patch.bin"4243#define MT7986_FIRMWARE_WA "mediatek/mt7986_wa.bin"44#define MT7986_FIRMWARE_WM "mediatek/mt7986_wm.bin"45#define MT7986_FIRMWARE_WM_MT7975 "mediatek/mt7986_wm_mt7975.bin"46#define MT7986_ROM_PATCH "mediatek/mt7986_rom_patch.bin"47#define MT7986_ROM_PATCH_MT7975 "mediatek/mt7986_rom_patch_mt7975.bin"4849#define MT7915_EEPROM_DEFAULT "mediatek/mt7915_eeprom.bin"50#define MT7915_EEPROM_DEFAULT_DBDC "mediatek/mt7915_eeprom_dbdc.bin"51#define MT7916_EEPROM_DEFAULT "mediatek/mt7916_eeprom.bin"5253#define MT7981_EEPROM_MT7976_DEFAULT_DBDC "mediatek/mt7981_eeprom_mt7976_dbdc.bin"5455#define MT7986_EEPROM_MT7975_DEFAULT "mediatek/mt7986_eeprom_mt7975.bin"56#define MT7986_EEPROM_MT7975_DUAL_DEFAULT "mediatek/mt7986_eeprom_mt7975_dual.bin"57#define MT7986_EEPROM_MT7976_DEFAULT "mediatek/mt7986_eeprom_mt7976.bin"58#define MT7986_EEPROM_MT7976_DEFAULT_DBDC "mediatek/mt7986_eeprom_mt7976_dbdc.bin"59#define MT7986_EEPROM_MT7976_DUAL_DEFAULT "mediatek/mt7986_eeprom_mt7976_dual.bin"6061#define MT7915_EEPROM_SIZE 358462#define MT7916_EEPROM_SIZE 40966364#define MT7915_EEPROM_BLOCK_SIZE 1665#define MT7915_HW_TOKEN_SIZE 409666#define MT7915_TOKEN_SIZE 81926768#define MT7915_CFEND_RATE_DEFAULT 0x49 /* OFDM 24M */69#define MT7915_CFEND_RATE_11B 0x03 /* 11B LP, 11M */7071#define MT7915_THERMAL_THROTTLE_MAX 10072#define MT7915_CDEV_THROTTLE_MAX 997374#define MT7915_SKU_RATE_NUM 16175#define MT7915_SKU_PATH_NUM 1857677#define MT7915_MAX_TWT_AGRT 1678#define MT7915_MAX_STA_TWT_AGRT 879#define MT7915_MIN_TWT_DUR 6480#define MT7915_MAX_QUEUE (MT_RXQ_BAND2 + __MT_MCUQ_MAX + 2)8182#define MT7915_WED_RX_TOKEN_SIZE 122888384#define MT7915_CRIT_TEMP_IDX 085#define MT7915_MAX_TEMP_IDX 186#define MT7915_CRIT_TEMP 11087#define MT7915_MAX_TEMP 1208889struct mt7915_vif;90struct mt7915_sta;91struct mt7915_dfs_pulse;92struct mt7915_dfs_pattern;9394enum mt7915_txq_id {95MT7915_TXQ_FWDL = 16,96MT7915_TXQ_MCU_WM,97MT7915_TXQ_BAND0,98MT7915_TXQ_BAND1,99MT7915_TXQ_MCU_WA,100};101102enum mt7915_rxq_id {103MT7915_RXQ_BAND0 = 0,104MT7915_RXQ_BAND1,105MT7915_RXQ_MCU_WM = 0,106MT7915_RXQ_MCU_WA,107MT7915_RXQ_MCU_WA_EXT,108};109110enum mt7916_rxq_id {111MT7916_RXQ_MCU_WM = 0,112MT7916_RXQ_MCU_WA,113MT7916_RXQ_MCU_WA_MAIN,114MT7916_RXQ_MCU_WA_EXT,115MT7916_RXQ_BAND0,116MT7916_RXQ_BAND1,117};118119struct mt7915_twt_flow {120struct list_head list;121u64 start_tsf;122u64 tsf;123u32 duration;124u16 wcid;125__le16 mantissa;126u8 exp;127u8 table_id;128u8 id;129u8 protection:1;130u8 flowtype:1;131u8 trigger:1;132u8 sched:1;133};134135DECLARE_EWMA(avg_signal, 10, 8)136137struct mt7915_sta {138struct mt76_wcid wcid; /* must be first */139140struct mt7915_vif *vif;141142struct list_head rc_list;143u32 airtime_ac[8];144145int ack_signal;146struct ewma_avg_signal avg_ack_signal;147148unsigned long changed;149unsigned long jiffies;150struct mt76_connac_sta_key_conf bip;151152struct {153u8 flowid_mask;154struct mt7915_twt_flow flow[MT7915_MAX_STA_TWT_AGRT];155} twt;156};157158struct mt7915_vif_cap {159bool ht_ldpc:1;160bool vht_ldpc:1;161bool he_ldpc:1;162bool vht_su_ebfer:1;163bool vht_su_ebfee:1;164bool vht_mu_ebfer:1;165bool vht_mu_ebfee:1;166bool he_su_ebfer:1;167bool he_su_ebfee:1;168bool he_mu_ebfer:1;169};170171struct mt7915_vif {172struct mt76_vif_link mt76; /* must be first */173174struct mt7915_vif_cap cap;175struct mt7915_sta sta;176struct mt7915_phy *phy;177178struct ieee80211_tx_queue_params queue_params[IEEE80211_NUM_ACS];179struct cfg80211_bitrate_mask bitrate_mask;180};181182/* crash-dump */183struct mt7915_crash_data {184guid_t guid;185struct timespec64 timestamp;186187u8 *memdump_buf;188size_t memdump_buf_len;189};190191struct mt7915_hif {192struct list_head list;193194struct device *dev;195void __iomem *regs;196int irq;197u32 index;198};199200struct mt7915_phy {201struct mt76_phy *mt76;202struct mt7915_dev *dev;203204struct ieee80211_sband_iftype_data iftype[NUM_NL80211_BANDS][NUM_NL80211_IFTYPES];205206struct ieee80211_vif *monitor_vif;207208struct thermal_cooling_device *cdev;209u8 cdev_state;210u8 throttle_state;211u32 throttle_temp[2]; /* 0: critical high, 1: maximum */212213u32 rxfilter;214u64 omac_mask;215216u16 noise;217218s16 coverage_class;219u8 slottime;220221u32 trb_ts;222223u32 rx_ampdu_ts;224u32 ampdu_ref;225226struct mt76_mib_stats mib;227struct mt76_channel_state state_ts;228229bool sku_limit_en:1;230bool sku_path_en:1;231232#ifdef CONFIG_NL80211_TESTMODE233struct {234u32 *reg_backup;235236s32 last_freq_offset;237u8 last_rcpi[4];238s8 last_ib_rssi[4];239s8 last_wb_rssi[4];240u8 last_snr;241242u8 spe_idx;243} test;244#endif245};246247struct mt7915_dev {248union { /* must be first */249struct mt76_dev mt76;250struct mt76_phy mphy;251};252253struct mt7915_hif *hif2;254struct mt7915_reg_desc reg;255u8 q_id[MT7915_MAX_QUEUE];256u32 q_int_mask[MT7915_MAX_QUEUE];257u32 wfdma_mask;258259const struct mt76_bus_ops *bus_ops;260struct mt7915_phy phy;261262/* monitor rx chain configured channel */263struct cfg80211_chan_def rdd2_chandef;264struct mt7915_phy *rdd2_phy;265266u16 chainmask;267u16 chainshift;268u32 hif_idx;269270struct work_struct init_work;271struct work_struct rc_work;272struct work_struct dump_work;273struct work_struct reset_work;274wait_queue_head_t reset_wait;275276struct {277u32 state;278u32 wa_reset_count;279u32 wm_reset_count;280bool hw_full_reset:1;281bool hw_init_done:1;282bool restart:1;283} recovery;284285/* protects coredump data */286struct mutex dump_mutex;287#ifdef CONFIG_DEV_COREDUMP288struct {289struct mt7915_crash_data *crash_data;290} coredump;291#endif292293struct list_head sta_rc_list;294struct list_head twt_list;295spinlock_t reg_lock;296297u32 hw_pattern;298299bool dbdc_support;300bool flash_mode;301bool muru_debug;302bool ibf;303304u8 monitor_mask;305306struct dentry *debugfs_dir;307struct rchan *relay_fwlog;308309void *cal;310u32 cur_prek_offset;311u8 dpd_chan_num_2g;312u8 dpd_chan_num_5g;313u8 dpd_chan_num_6g;314315struct {316u8 debug_wm;317u8 debug_wa;318u8 debug_bin;319} fw;320321struct {322u16 table_mask;323u8 n_agrt;324} twt;325326struct reset_control *rstc;327void __iomem *dcm;328void __iomem *sku;329};330331enum {332WFDMA0 = 0x0,333WFDMA1,334WFDMA_EXT,335__MT_WFDMA_MAX,336};337338enum rdd_idx {339MT_RDD_IDX_BAND0, /* RDD idx for band idx 0 (single-band) */340MT_RDD_IDX_BAND1, /* RDD idx for band idx 1 */341MT_RDD_IDX_BACKGROUND, /* RDD idx for background chain */342};343344enum mt7915_rdd_cmd {345RDD_STOP,346RDD_START,347RDD_DET_MODE,348RDD_RADAR_EMULATE,349RDD_START_TXQ = 20,350RDD_SET_WF_ANT = 30,351RDD_CAC_START = 50,352RDD_CAC_END,353RDD_NORMAL_START,354RDD_DISABLE_DFS_CAL,355RDD_PULSE_DBG,356RDD_READ_PULSE,357RDD_RESUME_BF,358RDD_IRQ_OFF,359};360361static inline int362mt7915_get_rdd_idx(struct mt7915_phy *phy, bool is_background)363{364if (!phy->mt76->cap.has_5ghz)365return -1;366367if (is_background)368return MT_RDD_IDX_BACKGROUND;369370return phy->mt76->band_idx;371}372373static inline struct mt7915_phy *374mt7915_hw_phy(struct ieee80211_hw *hw)375{376struct mt76_phy *phy = hw->priv;377378return phy->priv;379}380381static inline struct mt7915_dev *382mt7915_hw_dev(struct ieee80211_hw *hw)383{384struct mt76_phy *phy = hw->priv;385386return container_of(phy->dev, struct mt7915_dev, mt76);387}388389static inline struct mt7915_phy *390mt7915_ext_phy(struct mt7915_dev *dev)391{392struct mt76_phy *phy = dev->mt76.phys[MT_BAND1];393394if (!phy)395return NULL;396397return phy->priv;398}399400static inline u32 mt7915_check_adie(struct mt7915_dev *dev, bool sku)401{402u32 mask = sku ? MT_CONNINFRA_SKU_MASK : MT_ADIE_TYPE_MASK;403if (!is_mt798x(&dev->mt76))404return 0;405406return mt76_rr(dev, MT_CONNINFRA_SKU_DEC_ADDR) & mask;407}408409extern const struct ieee80211_ops mt7915_ops;410extern const struct mt76_testmode_ops mt7915_testmode_ops;411extern struct pci_driver mt7915_pci_driver;412extern struct pci_driver mt7915_hif_driver;413extern struct platform_driver mt798x_wmac_driver;414415#ifdef CONFIG_MT798X_WMAC416int mt7986_wmac_enable(struct mt7915_dev *dev);417void mt7986_wmac_disable(struct mt7915_dev *dev);418#else419static inline int mt7986_wmac_enable(struct mt7915_dev *dev)420{421return 0;422}423424static inline void mt7986_wmac_disable(struct mt7915_dev *dev)425{426}427#endif428struct mt7915_dev *mt7915_mmio_probe(struct device *pdev,429void __iomem *mem_base, u32 device_id);430void mt7915_wfsys_reset(struct mt7915_dev *dev);431irqreturn_t mt7915_irq_handler(int irq, void *dev_instance);432u64 __mt7915_get_tsf(struct ieee80211_hw *hw, struct mt7915_vif *mvif);433u32 mt7915_wed_init_buf(void *ptr, dma_addr_t phys, int token_id);434435int mt7915_register_device(struct mt7915_dev *dev);436void mt7915_unregister_device(struct mt7915_dev *dev);437int mt7915_eeprom_init(struct mt7915_dev *dev);438void mt7915_eeprom_parse_hw_cap(struct mt7915_dev *dev,439struct mt7915_phy *phy);440int mt7915_eeprom_get_target_power(struct mt7915_dev *dev,441struct ieee80211_channel *chan,442u8 chain_idx);443s8 mt7915_eeprom_get_power_delta(struct mt7915_dev *dev, int band);444bool mt7915_eeprom_has_background_radar(struct mt7915_dev *dev);445int mt7915_dma_init(struct mt7915_dev *dev, struct mt7915_phy *phy2);446void mt7915_dma_prefetch(struct mt7915_dev *dev);447void mt7915_dma_cleanup(struct mt7915_dev *dev);448int mt7915_dma_reset(struct mt7915_dev *dev, bool force);449int mt7915_dma_start(struct mt7915_dev *dev, bool reset, bool wed_reset);450int mt7915_txbf_init(struct mt7915_dev *dev);451void mt7915_init_txpower(struct mt7915_phy *phy);452void mt7915_reset(struct mt7915_dev *dev);453int mt7915_run(struct ieee80211_hw *hw);454int mt7915_mcu_init(struct mt7915_dev *dev);455int mt7915_mcu_init_firmware(struct mt7915_dev *dev);456int mt7915_mcu_twt_agrt_update(struct mt7915_dev *dev,457struct mt7915_vif *mvif,458struct mt7915_twt_flow *flow,459int cmd);460int mt7915_mcu_add_dev_info(struct mt7915_phy *phy,461struct ieee80211_vif *vif, bool enable);462int mt7915_mcu_add_bss_info(struct mt7915_phy *phy,463struct ieee80211_vif *vif, int enable);464int mt7915_mcu_add_sta(struct mt7915_dev *dev, struct ieee80211_vif *vif,465struct ieee80211_sta *sta, int conn_state, bool newly);466int mt7915_mcu_add_tx_ba(struct mt7915_dev *dev,467struct ieee80211_ampdu_params *params,468bool add);469int mt7915_mcu_add_rx_ba(struct mt7915_dev *dev,470struct ieee80211_ampdu_params *params,471bool add);472int mt7915_mcu_update_bss_color(struct mt7915_dev *dev, struct ieee80211_vif *vif,473struct cfg80211_he_bss_color *he_bss_color);474int mt7915_mcu_add_inband_discov(struct mt7915_dev *dev, struct ieee80211_vif *vif,475u32 changed);476int mt7915_mcu_add_beacon(struct ieee80211_hw *hw, struct ieee80211_vif *vif,477int enable, u32 changed);478int mt7915_mcu_add_obss_spr(struct mt7915_phy *phy, struct ieee80211_vif *vif,479struct ieee80211_he_obss_pd *he_obss_pd);480int mt7915_mcu_add_rate_ctrl(struct mt7915_dev *dev, struct ieee80211_vif *vif,481struct ieee80211_sta *sta, bool changed);482int mt7915_mcu_add_smps(struct mt7915_dev *dev, struct ieee80211_vif *vif,483struct ieee80211_sta *sta);484int mt7915_set_channel(struct mt76_phy *mphy);485int mt7915_mcu_set_chan_info(struct mt7915_phy *phy, int cmd);486int mt7915_mcu_set_tx(struct mt7915_dev *dev, struct ieee80211_vif *vif);487int mt7915_mcu_update_edca(struct mt7915_dev *dev, void *req);488int mt7915_mcu_set_fixed_rate_ctrl(struct mt7915_dev *dev,489struct ieee80211_vif *vif,490struct ieee80211_sta *sta,491void *data, u32 field);492int mt7915_mcu_set_eeprom(struct mt7915_dev *dev);493int mt7915_mcu_get_eeprom(struct mt7915_dev *dev, u32 offset, u8 *read_buf);494int mt7915_mcu_get_eeprom_free_block(struct mt7915_dev *dev, u8 *block_num);495int mt7915_mcu_set_mac(struct mt7915_dev *dev, int band, bool enable,496bool hdr_trans);497int mt7915_mcu_set_test_param(struct mt7915_dev *dev, u8 param, bool test_mode,498u8 en);499int mt7915_mcu_set_ser(struct mt7915_dev *dev, u8 action, u8 set, u8 band);500int mt7915_mcu_set_sku_en(struct mt7915_phy *phy);501int mt7915_mcu_set_txpower_sku(struct mt7915_phy *phy);502int mt7915_mcu_get_txpower_sku(struct mt7915_phy *phy, s8 *txpower, int len,503u8 category);504int mt7915_mcu_set_txpower_frame_min(struct mt7915_phy *phy, s8 txpower);505int mt7915_mcu_set_txpower_frame(struct mt7915_phy *phy,506struct ieee80211_vif *vif,507struct ieee80211_sta *sta, s8 txpower);508int mt7915_mcu_set_txbf(struct mt7915_dev *dev, u8 action);509int mt7915_mcu_set_fcc5_lpn(struct mt7915_dev *dev, int val);510int mt7915_mcu_set_pulse_th(struct mt7915_dev *dev,511const struct mt7915_dfs_pulse *pulse);512int mt7915_mcu_set_radar_th(struct mt7915_dev *dev, int index,513const struct mt7915_dfs_pattern *pattern);514int mt7915_mcu_set_muru_ctrl(struct mt7915_dev *dev, u32 cmd, u32 val);515int mt7915_mcu_apply_group_cal(struct mt7915_dev *dev);516int mt7915_mcu_apply_tx_dpd(struct mt7915_phy *phy);517int mt7915_mcu_get_chan_mib_info(struct mt7915_phy *phy, bool chan_switch);518int mt7915_mcu_get_temperature(struct mt7915_phy *phy);519int mt7915_mcu_set_thermal_throttling(struct mt7915_phy *phy, u8 state);520int mt7915_mcu_set_thermal_protect(struct mt7915_phy *phy);521int mt7915_mcu_get_rx_rate(struct mt7915_phy *phy, struct ieee80211_vif *vif,522struct ieee80211_sta *sta, struct rate_info *rate);523int mt7915_mcu_rdd_background_enable(struct mt7915_phy *phy,524struct cfg80211_chan_def *chandef);525int mt7915_mcu_wed_wa_tx_stats(struct mt7915_dev *dev, u16 wcid);526int mt7915_mcu_rf_regval(struct mt7915_dev *dev, u32 regidx, u32 *val, bool set);527int mt7915_mcu_wa_cmd(struct mt7915_dev *dev, int cmd, u32 a1, u32 a2, u32 a3);528int mt7915_mcu_fw_log_2_host(struct mt7915_dev *dev, u8 type, u8 ctrl);529int mt7915_mcu_fw_dbg_ctrl(struct mt7915_dev *dev, u32 module, u8 level);530void mt7915_mcu_rx_event(struct mt7915_dev *dev, struct sk_buff *skb);531void mt7915_mcu_exit(struct mt7915_dev *dev);532533static inline u16 mt7915_wtbl_size(struct mt7915_dev *dev)534{535return is_mt7915(&dev->mt76) ? MT7915_WTBL_SIZE : MT7916_WTBL_SIZE;536}537538static inline u16 mt7915_eeprom_size(struct mt7915_dev *dev)539{540return is_mt7915(&dev->mt76) ? MT7915_EEPROM_SIZE : MT7916_EEPROM_SIZE;541}542543void mt7915_dual_hif_set_irq_mask(struct mt7915_dev *dev, bool write_reg,544u32 clear, u32 set);545546static inline void mt7915_irq_enable(struct mt7915_dev *dev, u32 mask)547{548if (dev->hif2)549mt7915_dual_hif_set_irq_mask(dev, false, 0, mask);550else551mt76_set_irq_mask(&dev->mt76, 0, 0, mask);552553tasklet_schedule(&dev->mt76.irq_tasklet);554}555556static inline void mt7915_irq_disable(struct mt7915_dev *dev, u32 mask)557{558if (dev->hif2)559mt7915_dual_hif_set_irq_mask(dev, true, mask, 0);560else561mt76_set_irq_mask(&dev->mt76, MT_INT_MASK_CSR, mask, 0);562}563564void mt7915_memcpy_fromio(struct mt7915_dev *dev, void *buf, u32 offset,565size_t len);566567void mt7915_mac_init(struct mt7915_dev *dev);568u32 mt7915_mac_wtbl_lmac_addr(struct mt7915_dev *dev, u16 wcid, u8 dw);569bool mt7915_mac_wtbl_update(struct mt7915_dev *dev, int idx, u32 mask);570void mt7915_mac_reset_counters(struct mt7915_phy *phy);571void mt7915_mac_cca_stats_reset(struct mt7915_phy *phy);572void mt7915_mac_enable_nf(struct mt7915_dev *dev, bool ext_phy);573void mt7915_mac_enable_rtscts(struct mt7915_dev *dev,574struct ieee80211_vif *vif, bool enable);575void mt7915_mac_write_txwi(struct mt76_dev *dev, __le32 *txwi,576struct sk_buff *skb, struct mt76_wcid *wcid, int pid,577struct ieee80211_key_conf *key,578enum mt76_txq_id qid, u32 changed);579void mt7915_mac_set_timing(struct mt7915_phy *phy);580int mt7915_mac_sta_add(struct mt76_dev *mdev, struct ieee80211_vif *vif,581struct ieee80211_sta *sta);582int mt7915_mac_sta_event(struct mt76_dev *mdev, struct ieee80211_vif *vif,583struct ieee80211_sta *sta, enum mt76_sta_event ev);584void mt7915_mac_sta_remove(struct mt76_dev *mdev, struct ieee80211_vif *vif,585struct ieee80211_sta *sta);586void mt7915_mac_work(struct work_struct *work);587void mt7915_mac_reset_work(struct work_struct *work);588void mt7915_mac_dump_work(struct work_struct *work);589void mt7915_mac_sta_rc_work(struct work_struct *work);590void mt7915_mac_update_stats(struct mt7915_phy *phy);591void mt7915_mac_twt_teardown_flow(struct mt7915_dev *dev,592struct mt7915_sta *msta,593u8 flowid);594void mt7915_mac_add_twt_setup(struct ieee80211_hw *hw,595struct ieee80211_sta *sta,596struct ieee80211_twt_setup *twt);597int mt7915_tx_prepare_skb(struct mt76_dev *mdev, void *txwi_ptr,598enum mt76_txq_id qid, struct mt76_wcid *wcid,599struct ieee80211_sta *sta,600struct mt76_tx_info *tx_info);601void mt7915_queue_rx_skb(struct mt76_dev *mdev, enum mt76_rxq_id q,602struct sk_buff *skb, u32 *info);603bool mt7915_rx_check(struct mt76_dev *mdev, void *data, int len);604void mt7915_stats_work(struct work_struct *work);605int mt76_dfs_start_rdd(struct mt7915_dev *dev, bool force);606int mt7915_dfs_init_radar_detector(struct mt7915_phy *phy);607void mt7915_set_stream_he_caps(struct mt7915_phy *phy);608void mt7915_set_stream_vht_txbf_caps(struct mt7915_phy *phy);609void mt7915_update_channel(struct mt76_phy *mphy);610int mt7915_mcu_muru_debug_set(struct mt7915_dev *dev, bool enable);611int mt7915_mcu_muru_debug_get(struct mt7915_phy *phy);612int mt7915_mcu_wed_enable_rx_stats(struct mt7915_dev *dev);613int mt7915_init_debugfs(struct mt7915_phy *phy);614void mt7915_debugfs_rx_fw_monitor(struct mt7915_dev *dev, const void *data, int len);615bool mt7915_debugfs_rx_log(struct mt7915_dev *dev, const void *data, int len);616#ifdef CONFIG_MAC80211_DEBUGFS617void mt7915_sta_add_debugfs(struct ieee80211_hw *hw, struct ieee80211_vif *vif,618struct ieee80211_sta *sta, struct dentry *dir);619#endif620int mt7915_mmio_wed_init(struct mt7915_dev *dev, void *pdev_ptr,621bool pci, int *irq);622623#endif624625626