Path: blob/main/sys/contrib/dev/mediatek/mt76/mt7915/regs.h
48526 views
/* SPDX-License-Identifier: ISC */1/* Copyright (C) 2020 MediaTek Inc. */23#ifndef __MT7915_REGS_H4#define __MT7915_REGS_H56/* used to differentiate between generations */7struct mt7915_reg_desc {8const u32 *reg_rev;9const u32 *offs_rev;10const struct mt76_connac_reg_map *map;11u32 map_size;12};1314enum reg_rev {15INT_SOURCE_CSR,16INT_MASK_CSR,17INT1_SOURCE_CSR,18INT1_MASK_CSR,19INT_MCU_CMD_SOURCE,20INT_MCU_CMD_EVENT,21WFDMA0_ADDR,22WFDMA0_PCIE1_ADDR,23WFDMA_EXT_CSR_ADDR,24CBTOP1_PHY_END,25INFRA_MCU_ADDR_END,26FW_ASSERT_STAT_ADDR,27FW_EXCEPT_TYPE_ADDR,28FW_EXCEPT_COUNT_ADDR,29FW_CIRQ_COUNT_ADDR,30FW_CIRQ_IDX_ADDR,31FW_CIRQ_LISR_ADDR,32FW_TASK_ID_ADDR,33FW_TASK_IDX_ADDR,34FW_TASK_QID1_ADDR,35FW_TASK_QID2_ADDR,36FW_TASK_START_ADDR,37FW_TASK_END_ADDR,38FW_TASK_SIZE_ADDR,39FW_LAST_MSG_ID_ADDR,40FW_EINT_INFO_ADDR,41FW_SCHED_INFO_ADDR,42SWDEF_BASE_ADDR,43TXQ_WED_RING_BASE,44RXQ_WED_RING_BASE,45RXQ_WED_DATA_RING_BASE,46__MT_REG_MAX,47};4849enum offs_rev {50TMAC_CDTR,51TMAC_ODTR,52TMAC_ATCR,53TMAC_TRCR0,54TMAC_ICR0,55TMAC_ICR1,56TMAC_CTCR0,57TMAC_TFCR0,58MDP_BNRCFR0,59MDP_BNRCFR1,60ARB_DRNGR0,61ARB_SCR,62RMAC_MIB_AIRTIME14,63AGG_AWSCR0,64AGG_PCR0,65AGG_ACR0,66AGG_ACR4,67AGG_MRCR,68AGG_ATCR0,69AGG_ATCR1,70AGG_ATCR3,71LPON_UTTR0,72LPON_UTTR1,73LPON_FRCR,74MIB_SDR3,75MIB_SDR4,76MIB_SDR5,77MIB_SDR7,78MIB_SDR8,79MIB_SDR9,80MIB_SDR10,81MIB_SDR11,82MIB_SDR12,83MIB_SDR13,84MIB_SDR14,85MIB_SDR15,86MIB_SDR16,87MIB_SDR17,88MIB_SDR18,89MIB_SDR19,90MIB_SDR20,91MIB_SDR21,92MIB_SDR22,93MIB_SDR23,94MIB_SDR24,95MIB_SDR25,96MIB_SDR27,97MIB_SDR28,98MIB_SDR29,99MIB_SDRVEC,100MIB_SDR31,101MIB_SDR32,102MIB_SDRMUBF,103MIB_DR8,104MIB_DR9,105MIB_DR11,106MIB_MB_SDR0,107MIB_MB_SDR1,108TX_AGG_CNT,109TX_AGG_CNT2,110MIB_ARNG,111WTBLON_TOP_WDUCR,112WTBL_UPDATE,113PLE_FL_Q_EMPTY,114PLE_FL_Q_CTRL,115PLE_AC_QEMPTY,116PLE_FREEPG_CNT,117PLE_FREEPG_HEAD_TAIL,118PLE_PG_HIF_GROUP,119PLE_HIF_PG_INFO,120AC_OFFSET,121ETBF_PAR_RPT0,122__MT_OFFS_MAX,123};124125#define __REG(id) (dev->reg.reg_rev[(id)])126#define __OFFS(id) (dev->reg.offs_rev[(id)])127128/* MCU WFDMA0 */129#define MT_MCU_WFDMA0_BASE 0x2000130#define MT_MCU_WFDMA0(ofs) (MT_MCU_WFDMA0_BASE + (ofs))131132#define MT_MCU_WFDMA0_DUMMY_CR MT_MCU_WFDMA0(0x120)133134/* MCU WFDMA1 */135#define MT_MCU_WFDMA1_BASE 0x3000136#define MT_MCU_WFDMA1(ofs) (MT_MCU_WFDMA1_BASE + (ofs))137138#define MT_MCU_INT_EVENT __REG(INT_MCU_CMD_EVENT)139#define MT_MCU_INT_EVENT_DMA_STOPPED BIT(0)140#define MT_MCU_INT_EVENT_DMA_INIT BIT(1)141#define MT_MCU_INT_EVENT_SER_TRIGGER BIT(2)142#define MT_MCU_INT_EVENT_RESET_DONE BIT(3)143144/* PLE */145#define MT_PLE_BASE 0x820c0000146#define MT_PLE(ofs) (MT_PLE_BASE + (ofs))147148#define MT_PLE_HOST_RPT0 MT_PLE(0x030)149#define MT_PLE_HOST_RPT0_TX_LATENCY BIT(3)150151#define MT_FL_Q_EMPTY MT_PLE(__OFFS(PLE_FL_Q_EMPTY))152#define MT_FL_Q0_CTRL MT_PLE(__OFFS(PLE_FL_Q_CTRL))153#define MT_FL_Q2_CTRL MT_PLE(__OFFS(PLE_FL_Q_CTRL) + 0x8)154#define MT_FL_Q3_CTRL MT_PLE(__OFFS(PLE_FL_Q_CTRL) + 0xc)155156#define MT_PLE_FREEPG_CNT MT_PLE(__OFFS(PLE_FREEPG_CNT))157#define MT_PLE_FREEPG_HEAD_TAIL MT_PLE(__OFFS(PLE_FREEPG_HEAD_TAIL))158#define MT_PLE_PG_HIF_GROUP MT_PLE(__OFFS(PLE_PG_HIF_GROUP))159#define MT_PLE_HIF_PG_INFO MT_PLE(__OFFS(PLE_HIF_PG_INFO))160161#define MT_PLE_AC_QEMPTY(ac, n) MT_PLE(__OFFS(PLE_AC_QEMPTY) + \162__OFFS(AC_OFFSET) * \163(ac) + ((n) << 2))164#define MT_PLE_AMSDU_PACK_MSDU_CNT(n) MT_PLE(0x10e0 + ((n) << 2))165166#define MT_PSE_BASE 0x820c8000167#define MT_PSE(ofs) (MT_PSE_BASE + (ofs))168169/* WF MDP TOP */170#define MT_MDP_BASE 0x820cd000171#define MT_MDP(ofs) (MT_MDP_BASE + (ofs))172173#define MT_MDP_DCR0 MT_MDP(0x000)174#define MT_MDP_DCR0_DAMSDU_EN BIT(15)175#define MT_MDP_DCR0_RX_HDR_TRANS_EN BIT(19)176177#define MT_MDP_DCR1 MT_MDP(0x004)178#define MT_MDP_DCR1_MAX_RX_LEN GENMASK(15, 3)179180#define MT_MDP_DCR2 MT_MDP(0x0e8)181#define MT_MDP_DCR2_RX_TRANS_SHORT BIT(2)182183#define MT_MDP_BNRCFR0(_band) MT_MDP(__OFFS(MDP_BNRCFR0) + \184((_band) << 8))185#define MT_MDP_RCFR0_MCU_RX_MGMT GENMASK(5, 4)186#define MT_MDP_RCFR0_MCU_RX_CTL_NON_BAR GENMASK(7, 6)187#define MT_MDP_RCFR0_MCU_RX_CTL_BAR GENMASK(9, 8)188189#define MT_MDP_BNRCFR1(_band) MT_MDP(__OFFS(MDP_BNRCFR1) + \190((_band) << 8))191#define MT_MDP_RCFR1_MCU_RX_BYPASS GENMASK(23, 22)192#define MT_MDP_RCFR1_RX_DROPPED_UCAST GENMASK(28, 27)193#define MT_MDP_RCFR1_RX_DROPPED_MCAST GENMASK(30, 29)194#define MT_MDP_TO_HIF 0195#define MT_MDP_TO_WM 1196197/* TRB: band 0(0x820e1000), band 1(0x820f1000) */198#define MT_WF_TRB_BASE(_band) ((_band) ? 0x820f1000 : 0x820e1000)199#define MT_WF_TRB(_band, ofs) (MT_WF_TRB_BASE(_band) + (ofs))200201#define MT_TRB_RXPSR0(_band) MT_WF_TRB(_band, 0x03c)202#define MT_TRB_RXPSR0_RX_WTBL_PTR GENMASK(25, 16)203#define MT_TRB_RXPSR0_RX_RMAC_PTR GENMASK(9, 0)204205/* TMAC: band 0(0x820e4000), band 1(0x820f4000) */206#define MT_WF_TMAC_BASE(_band) ((_band) ? 0x820f4000 : 0x820e4000)207#define MT_WF_TMAC(_band, ofs) (MT_WF_TMAC_BASE(_band) + (ofs))208209#define MT_TMAC_TCR0(_band) MT_WF_TMAC(_band, 0)210#define MT_TMAC_TCR0_TX_BLINK GENMASK(7, 6)211#define MT_TMAC_TCR0_TBTT_STOP_CTRL BIT(25)212213#define MT_TMAC_CDTR(_band) MT_WF_TMAC(_band, __OFFS(TMAC_CDTR))214#define MT_TMAC_ODTR(_band) MT_WF_TMAC(_band, __OFFS(TMAC_ODTR))215#define MT_TIMEOUT_VAL_PLCP GENMASK(15, 0)216#define MT_TIMEOUT_VAL_CCA GENMASK(31, 16)217218#define MT_TMAC_ATCR(_band) MT_WF_TMAC(_band, __OFFS(TMAC_ATCR))219#define MT_TMAC_ATCR_TXV_TOUT GENMASK(7, 0)220221#define MT_TMAC_TRCR0(_band) MT_WF_TMAC(_band, __OFFS(TMAC_TRCR0))222#define MT_TMAC_TRCR0_TR2T_CHK GENMASK(8, 0)223#define MT_TMAC_TRCR0_I2T_CHK GENMASK(24, 16)224225#define MT_TMAC_ICR0(_band) MT_WF_TMAC(_band, __OFFS(TMAC_ICR0))226#define MT_IFS_EIFS_OFDM GENMASK(8, 0)227#define MT_IFS_RIFS GENMASK(14, 10)228#define MT_IFS_SIFS GENMASK(22, 16)229#define MT_IFS_SLOT GENMASK(30, 24)230231#define MT_TMAC_ICR1(_band) MT_WF_TMAC(_band, __OFFS(TMAC_ICR1))232#define MT_IFS_EIFS_CCK GENMASK(8, 0)233234#define MT_TMAC_CTCR0(_band) MT_WF_TMAC(_band, __OFFS(TMAC_CTCR0))235#define MT_TMAC_CTCR0_INS_DDLMT_REFTIME GENMASK(5, 0)236#define MT_TMAC_CTCR0_INS_DDLMT_EN BIT(17)237#define MT_TMAC_CTCR0_INS_DDLMT_VHT_SMPDU_EN BIT(18)238239#define MT_TMAC_TFCR0(_band) MT_WF_TMAC(_band, __OFFS(TMAC_TFCR0))240241/* WF DMA TOP: band 0(0x820e7000),band 1(0x820f7000) */242#define MT_WF_DMA_BASE(_band) ((_band) ? 0x820f7000 : 0x820e7000)243#define MT_WF_DMA(_band, ofs) (MT_WF_DMA_BASE(_band) + (ofs))244245#define MT_DMA_DCR0(_band) MT_WF_DMA(_band, 0x000)246#define MT_DMA_DCR0_MAX_RX_LEN GENMASK(15, 3)247#define MT_DMA_DCR0_RXD_G5_EN BIT(23)248249/* WTBLOFF TOP: band 0(0x820e9000),band 1(0x820f9000) */250#define MT_WTBLOFF_TOP_BASE(_band) ((_band) ? 0x820f9000 : 0x820e9000)251#define MT_WTBLOFF_TOP(_band, ofs) (MT_WTBLOFF_TOP_BASE(_band) + (ofs))252253#define MT_WTBLOFF_TOP_RSCR(_band) MT_WTBLOFF_TOP(_band, 0x008)254#define MT_WTBLOFF_TOP_RSCR_RCPI_MODE GENMASK(31, 30)255#define MT_WTBLOFF_TOP_RSCR_RCPI_PARAM GENMASK(25, 24)256257#define MT_WTBLOFF_TOP_ACR(_band) MT_WTBLOFF_TOP(_band, 0x010)258#define MT_WTBLOFF_TOP_ADM_BACKOFFTIME BIT(29)259260/* ETBF: band 0(0x820ea000), band 1(0x820fa000) */261#define MT_WF_ETBF_BASE(_band) ((_band) ? 0x820fa000 : 0x820ea000)262#define MT_WF_ETBF(_band, ofs) (MT_WF_ETBF_BASE(_band) + (ofs))263264#define MT_ETBF_TX_NDP_BFRP(_band) MT_WF_ETBF(_band, 0x040)265#define MT_ETBF_TX_FB_CPL GENMASK(31, 16)266#define MT_ETBF_TX_FB_TRI GENMASK(15, 0)267268#define MT_ETBF_PAR_RPT0(_band) MT_WF_ETBF(_band, __OFFS(ETBF_PAR_RPT0))269#define MT_ETBF_PAR_RPT0_FB_BW GENMASK(7, 6)270#define MT_ETBF_PAR_RPT0_FB_NC GENMASK(5, 3)271#define MT_ETBF_PAR_RPT0_FB_NR GENMASK(2, 0)272273#define MT_ETBF_TX_APP_CNT(_band) MT_WF_ETBF(_band, 0x0f0)274#define MT_ETBF_TX_IBF_CNT GENMASK(31, 16)275#define MT_ETBF_TX_EBF_CNT GENMASK(15, 0)276277#define MT_ETBF_RX_FB_CNT(_band) MT_WF_ETBF(_band, 0x0f8)278#define MT_ETBF_RX_FB_ALL GENMASK(31, 24)279#define MT_ETBF_RX_FB_HE GENMASK(23, 16)280#define MT_ETBF_RX_FB_VHT GENMASK(15, 8)281#define MT_ETBF_RX_FB_HT GENMASK(7, 0)282283/* LPON: band 0(0x820eb000), band 1(0x820fb000) */284#define MT_WF_LPON_BASE(_band) ((_band) ? 0x820fb000 : 0x820eb000)285#define MT_WF_LPON(_band, ofs) (MT_WF_LPON_BASE(_band) + (ofs))286287#define MT_LPON_UTTR0(_band) MT_WF_LPON(_band, __OFFS(LPON_UTTR0))288#define MT_LPON_UTTR1(_band) MT_WF_LPON(_band, __OFFS(LPON_UTTR1))289#define MT_LPON_FRCR(_band) MT_WF_LPON(_band, __OFFS(LPON_FRCR))290291#define MT_LPON_TCR(_band, n) MT_WF_LPON(_band, 0x0a8 + \292(((n) * 4) << 1))293#define MT_LPON_TCR_MT7916(_band, n) MT_WF_LPON(_band, 0x0a8 + \294(((n) * 4) << 4))295#define MT_LPON_TCR_SW_MODE GENMASK(1, 0)296#define MT_LPON_TCR_SW_WRITE BIT(0)297#define MT_LPON_TCR_SW_ADJUST BIT(1)298#define MT_LPON_TCR_SW_READ GENMASK(1, 0)299300/* MIB: band 0(0x820ed000), band 1(0x820fd000) */301/* These counters are (mostly?) clear-on-read. So, some should not302* be read at all in case firmware is already reading them. These303* are commented with 'DNR' below. The DNR stats will be read by querying304* the firmware API for the appropriate message. For counters the driver305* does read, the driver should accumulate the counters.306*/307#define MT_WF_MIB_BASE(_band) ((_band) ? 0x820fd000 : 0x820ed000)308#define MT_WF_MIB(_band, ofs) (MT_WF_MIB_BASE(_band) + (ofs))309310#define MT_MIB_SDR0(_band) MT_WF_MIB(_band, 0x010)311#define MT_MIB_SDR0_BERACON_TX_CNT_MASK GENMASK(15, 0)312313#define MT_MIB_SDR3(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR3))314#define MT_MIB_SDR3_FCS_ERR_MASK GENMASK(15, 0)315#define MT_MIB_SDR3_FCS_ERR_MASK_MT7916 GENMASK(31, 16)316317#define MT_MIB_SDR4(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR4))318#define MT_MIB_SDR4_RX_FIFO_FULL_MASK GENMASK(15, 0)319320/* rx mpdu counter, full 32 bits */321#define MT_MIB_SDR5(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR5))322323#define MT_MIB_SDR6(_band) MT_WF_MIB(_band, 0x020)324#define MT_MIB_SDR6_CHANNEL_IDL_CNT_MASK GENMASK(15, 0)325326#define MT_MIB_SDR7(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR7))327#define MT_MIB_SDR7_RX_VECTOR_MISMATCH_CNT_MASK GENMASK(15, 0)328329#define MT_MIB_SDR8(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR8))330#define MT_MIB_SDR8_RX_DELIMITER_FAIL_CNT_MASK GENMASK(15, 0)331332/* aka CCA_NAV_TX_TIME */333#define MT_MIB_SDR9_DNR(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR9))334#define MT_MIB_SDR9_CCA_BUSY_TIME_MASK GENMASK(23, 0)335336#define MT_MIB_SDR10(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR10))337#define MT_MIB_SDR10_MRDY_COUNT_MASK GENMASK(25, 0)338#define MT_MIB_SDR10_MRDY_COUNT_MASK_MT7916 GENMASK(31, 0)339340#define MT_MIB_SDR11(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR11))341#define MT_MIB_SDR11_RX_LEN_MISMATCH_CNT_MASK GENMASK(15, 0)342343/* tx ampdu cnt, full 32 bits */344#define MT_MIB_SDR12(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR12))345346#define MT_MIB_SDR13(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR13))347#define MT_MIB_SDR13_TX_STOP_Q_EMPTY_CNT_MASK GENMASK(15, 0)348349/* counts all mpdus in ampdu, regardless of success */350#define MT_MIB_SDR14(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR14))351#define MT_MIB_SDR14_TX_MPDU_ATTEMPTS_CNT_MASK GENMASK(23, 0)352#define MT_MIB_SDR14_TX_MPDU_ATTEMPTS_CNT_MASK_MT7916 GENMASK(31, 0)353354/* counts all successfully tx'd mpdus in ampdu */355#define MT_MIB_SDR15(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR15))356#define MT_MIB_SDR15_TX_MPDU_SUCCESS_CNT_MASK GENMASK(23, 0)357#define MT_MIB_SDR15_TX_MPDU_SUCCESS_CNT_MASK_MT7916 GENMASK(31, 0)358359/* in units of 'us' */360#define MT_MIB_SDR16(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR16))361#define MT_MIB_SDR16_PRIMARY_CCA_BUSY_TIME_MASK GENMASK(23, 0)362363#define MT_MIB_SDR17(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR17))364#define MT_MIB_SDR17_SECONDARY_CCA_BUSY_TIME_MASK GENMASK(23, 0)365366#define MT_MIB_SDR18(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR18))367#define MT_MIB_SDR18_PRIMARY_ENERGY_DETECT_TIME_MASK GENMASK(23, 0)368369/* units are us */370#define MT_MIB_SDR19(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR19))371#define MT_MIB_SDR19_CCK_MDRDY_TIME_MASK GENMASK(23, 0)372373#define MT_MIB_SDR20(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR20))374#define MT_MIB_SDR20_OFDM_VHT_MDRDY_TIME_MASK GENMASK(23, 0)375376#define MT_MIB_SDR21(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR21))377#define MT_MIB_SDR21_GREEN_MDRDY_TIME_MASK GENMASK(23, 0)378379/* rx ampdu count, 32-bit */380#define MT_MIB_SDR22(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR22))381382/* rx ampdu bytes count, 32-bit */383#define MT_MIB_SDR23(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR23))384385/* rx ampdu valid subframe count */386#define MT_MIB_SDR24(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR24))387#define MT_MIB_SDR24_RX_AMPDU_SF_CNT_MASK GENMASK(23, 0)388#define MT_MIB_SDR24_RX_AMPDU_SF_CNT_MASK_MT7916 GENMASK(31, 0)389390/* rx ampdu valid subframe bytes count, 32bits */391#define MT_MIB_SDR25(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR25))392393/* remaining windows protected stats */394#define MT_MIB_SDR27(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR27))395#define MT_MIB_SDR27_TX_RWP_FAIL_CNT_MASK GENMASK(15, 0)396397#define MT_MIB_SDR28(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR28))398#define MT_MIB_SDR28_TX_RWP_NEED_CNT_MASK GENMASK(15, 0)399400#define MT_MIB_SDR29(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR29))401#define MT_MIB_SDR29_RX_PFDROP_CNT_MASK GENMASK(7, 0)402#define MT_MIB_SDR29_RX_PFDROP_CNT_MASK_MT7916 GENMASK(15, 0)403404#define MT_MIB_SDRVEC(_band) MT_WF_MIB(_band, __OFFS(MIB_SDRVEC))405#define MT_MIB_SDR30_RX_VEC_QUEUE_OVERFLOW_DROP_CNT_MASK GENMASK(15, 0)406#define MT_MIB_SDR30_RX_VEC_QUEUE_OVERFLOW_DROP_CNT_MASK_MT7916 GENMASK(31, 16)407408/* rx blockack count, 32 bits */409#define MT_MIB_SDR31(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR31))410411#define MT_MIB_SDR32(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR32))412#define MT_MIB_SDR32_TX_PKT_EBF_CNT GENMASK(15, 0)413#define MT_MIB_SDR32_TX_PKT_IBF_CNT GENMASK(31, 16)414415#define MT_MIB_SDR33(_band) MT_WF_MIB(_band, 0x088)416#define MT_MIB_SDR33_TX_PKT_IBF_CNT GENMASK(15, 0)417418#define MT_MIB_SDRMUBF(_band) MT_WF_MIB(_band, __OFFS(MIB_SDRMUBF))419#define MT_MIB_MU_BF_TX_CNT GENMASK(15, 0)420421/* 36, 37 both DNR */422423#define MT_MIB_DR8(_band) MT_WF_MIB(_band, __OFFS(MIB_DR8))424#define MT_MIB_DR9(_band) MT_WF_MIB(_band, __OFFS(MIB_DR9))425#define MT_MIB_DR11(_band) MT_WF_MIB(_band, __OFFS(MIB_DR11))426427#define MT_MIB_MB_SDR0(_band, n) MT_WF_MIB(_band, __OFFS(MIB_MB_SDR0) + (n))428#define MT_MIB_RTS_RETRIES_COUNT_MASK GENMASK(31, 16)429#define MT_MIB_RTS_COUNT_MASK GENMASK(15, 0)430431#define MT_MIB_MB_SDR1(_band, n) MT_WF_MIB(_band, __OFFS(MIB_MB_SDR1) + (n))432#define MT_MIB_BA_MISS_COUNT_MASK GENMASK(15, 0)433#define MT_MIB_ACK_FAIL_COUNT_MASK GENMASK(31, 16)434435#define MT_MIB_MB_SDR2(_band, n) MT_WF_MIB(_band, 0x518 + (n))436#define MT_MIB_MB_BFTF(_band, n) MT_WF_MIB(_band, 0x510 + (n))437438#define MT_TX_AGG_CNT(_band, n) MT_WF_MIB(_band, __OFFS(TX_AGG_CNT) + \439((n) << 2))440#define MT_TX_AGG_CNT2(_band, n) MT_WF_MIB(_band, __OFFS(TX_AGG_CNT2) + \441((n) << 2))442#define MT_MIB_ARNG(_band, n) MT_WF_MIB(_band, __OFFS(MIB_ARNG) + \443((n) << 2))444#define MT_MIB_ARNCR_RANGE(val, n) (((val) >> ((n) << 3)) & GENMASK(7, 0))445446#define MT_MIB_BFCR0(_band) MT_WF_MIB(_band, 0x7b0)447#define MT_MIB_BFCR0_RX_FB_HT GENMASK(15, 0)448#define MT_MIB_BFCR0_RX_FB_VHT GENMASK(31, 16)449450#define MT_MIB_BFCR1(_band) MT_WF_MIB(_band, 0x7b4)451#define MT_MIB_BFCR1_RX_FB_HE GENMASK(15, 0)452453#define MT_MIB_BFCR2(_band) MT_WF_MIB(_band, 0x7b8)454#define MT_MIB_BFCR2_BFEE_TX_FB_TRIG GENMASK(15, 0)455456#define MT_MIB_BFCR7(_band) MT_WF_MIB(_band, 0x7cc)457#define MT_MIB_BFCR7_BFEE_TX_FB_CPL GENMASK(15, 0)458459/* WTBLON TOP */460#define MT_WTBLON_TOP_BASE 0x820d4000461#define MT_WTBLON_TOP(ofs) (MT_WTBLON_TOP_BASE + (ofs))462#define MT_WTBLON_TOP_WDUCR MT_WTBLON_TOP(__OFFS(WTBLON_TOP_WDUCR))463#define MT_WTBLON_TOP_WDUCR_GROUP GENMASK(2, 0)464465#define MT_WTBL_UPDATE MT_WTBLON_TOP(__OFFS(WTBL_UPDATE))466#define MT_WTBL_UPDATE_WLAN_IDX GENMASK(9, 0)467#define MT_WTBL_UPDATE_ADM_COUNT_CLEAR BIT(12)468#define MT_WTBL_UPDATE_BUSY BIT(31)469470/* WTBL */471#define MT_WTBL_BASE 0x820d8000472#define MT_WTBL_LMAC_ID GENMASK(14, 8)473#define MT_WTBL_LMAC_DW GENMASK(7, 2)474#define MT_WTBL_LMAC_OFFS(_id, _dw) (MT_WTBL_BASE | \475FIELD_PREP(MT_WTBL_LMAC_ID, _id) | \476FIELD_PREP(MT_WTBL_LMAC_DW, _dw))477478/* AGG: band 0(0x820e2000), band 1(0x820f2000) */479#define MT_WF_AGG_BASE(_band) ((_band) ? 0x820f2000 : 0x820e2000)480#define MT_WF_AGG(_band, ofs) (MT_WF_AGG_BASE(_band) + (ofs))481482#define MT_AGG_AWSCR0(_band, _n) MT_WF_AGG(_band, (__OFFS(AGG_AWSCR0) + \483(_n) * 4))484#define MT_AGG_PCR0(_band, _n) MT_WF_AGG(_band, (__OFFS(AGG_PCR0) + \485(_n) * 4))486#define MT_AGG_PCR0_MM_PROT BIT(0)487#define MT_AGG_PCR0_GF_PROT BIT(1)488#define MT_AGG_PCR0_BW20_PROT BIT(2)489#define MT_AGG_PCR0_BW40_PROT BIT(4)490#define MT_AGG_PCR0_BW80_PROT BIT(6)491#define MT_AGG_PCR0_ERP_PROT GENMASK(12, 8)492#define MT_AGG_PCR0_VHT_PROT BIT(13)493#define MT_AGG_PCR0_PTA_WIN_DIS BIT(15)494495#define MT_AGG_PCR1_RTS0_NUM_THRES GENMASK(31, 23)496#define MT_AGG_PCR1_RTS0_LEN_THRES GENMASK(19, 0)497498#define MT_AGG_ACR0(_band) MT_WF_AGG(_band, __OFFS(AGG_ACR0))499#define MT_AGG_ACR_CFEND_RATE GENMASK(13, 0)500#define MT_AGG_ACR_BAR_RATE GENMASK(29, 16)501502#define MT_AGG_ACR4(_band) MT_WF_AGG(_band, __OFFS(AGG_ACR4))503#define MT_AGG_ACR_PPDU_TXS2H BIT(1)504505#define MT_AGG_MRCR(_band) MT_WF_AGG(_band, __OFFS(AGG_MRCR))506#define MT_AGG_MRCR_BAR_CNT_LIMIT GENMASK(15, 12)507#define MT_AGG_MRCR_LAST_RTS_CTS_RN BIT(6)508#define MT_AGG_MRCR_RTS_FAIL_LIMIT GENMASK(11, 7)509#define MT_AGG_MRCR_TXCMD_RTS_FAIL_LIMIT GENMASK(28, 24)510511#define MT_AGG_ATCR0(_band) MT_WF_AGG(_band, __OFFS(AGG_ATCR0))512#define MT_AGG_ATCR_MAC_BFF_TIME_EN BIT(30)513514#define MT_AGG_ATCR1(_band) MT_WF_AGG(_band, __OFFS(AGG_ATCR1))515#define MT_AGG_ATCR3(_band) MT_WF_AGG(_band, __OFFS(AGG_ATCR3))516517/* ARB: band 0(0x820e3000), band 1(0x820f3000) */518#define MT_WF_ARB_BASE(_band) ((_band) ? 0x820f3000 : 0x820e3000)519#define MT_WF_ARB(_band, ofs) (MT_WF_ARB_BASE(_band) + (ofs))520521#define MT_ARB_SCR(_band) MT_WF_ARB(_band, __OFFS(ARB_SCR))522#define MT_ARB_SCR_TX_DISABLE BIT(8)523#define MT_ARB_SCR_RX_DISABLE BIT(9)524525#define MT_ARB_DRNGR0(_band, _n) MT_WF_ARB(_band, (__OFFS(ARB_DRNGR0) + \526(_n) * 4))527528/* RMAC: band 0(0x820e5000), band 1(0x820f5000) */529#define MT_WF_RMAC_BASE(_band) ((_band) ? 0x820f5000 : 0x820e5000)530#define MT_WF_RMAC(_band, ofs) (MT_WF_RMAC_BASE(_band) + (ofs))531532#define MT_WF_RFCR(_band) MT_WF_RMAC(_band, 0x000)533#define MT_WF_RFCR_DROP_STBC_MULTI BIT(0)534#define MT_WF_RFCR_DROP_FCSFAIL BIT(1)535#define MT_WF_RFCR_DROP_VERSION BIT(3)536#define MT_WF_RFCR_DROP_PROBEREQ BIT(4)537#define MT_WF_RFCR_DROP_MCAST BIT(5)538#define MT_WF_RFCR_DROP_BCAST BIT(6)539#define MT_WF_RFCR_DROP_MCAST_FILTERED BIT(7)540#define MT_WF_RFCR_DROP_A3_MAC BIT(8)541#define MT_WF_RFCR_DROP_A3_BSSID BIT(9)542#define MT_WF_RFCR_DROP_A2_BSSID BIT(10)543#define MT_WF_RFCR_DROP_OTHER_BEACON BIT(11)544#define MT_WF_RFCR_DROP_FRAME_REPORT BIT(12)545#define MT_WF_RFCR_DROP_CTL_RSV BIT(13)546#define MT_WF_RFCR_DROP_CTS BIT(14)547#define MT_WF_RFCR_DROP_RTS BIT(15)548#define MT_WF_RFCR_DROP_DUPLICATE BIT(16)549#define MT_WF_RFCR_DROP_OTHER_BSS BIT(17)550#define MT_WF_RFCR_DROP_OTHER_UC BIT(18)551#define MT_WF_RFCR_DROP_OTHER_TIM BIT(19)552#define MT_WF_RFCR_DROP_NDPA BIT(20)553#define MT_WF_RFCR_DROP_UNWANTED_CTL BIT(21)554555#define MT_WF_RFCR1(_band) MT_WF_RMAC(_band, 0x004)556#define MT_WF_RFCR1_DROP_ACK BIT(4)557#define MT_WF_RFCR1_DROP_BF_POLL BIT(5)558#define MT_WF_RFCR1_DROP_BA BIT(6)559#define MT_WF_RFCR1_DROP_CFEND BIT(7)560#define MT_WF_RFCR1_DROP_CFACK BIT(8)561562#define MT_WF_RMAC_RSVD0(_band) MT_WF_RMAC(_band, 0x02e0)563#define MT_WF_RMAC_RSVD0_EIFS_CLR BIT(21)564565#define MT_WF_RMAC_MIB_AIRTIME0(_band) MT_WF_RMAC(_band, 0x0380)566#define MT_WF_RMAC_MIB_RXTIME_CLR BIT(31)567#define MT_WF_RMAC_MIB_OBSS_BACKOFF GENMASK(15, 0)568#define MT_WF_RMAC_MIB_ED_OFFSET GENMASK(20, 16)569570#define MT_WF_RMAC_MIB_AIRTIME1(_band) MT_WF_RMAC(_band, 0x0384)571#define MT_WF_RMAC_MIB_NONQOSD_BACKOFF GENMASK(31, 16)572573#define MT_WF_RMAC_MIB_AIRTIME3(_band) MT_WF_RMAC(_band, 0x038c)574#define MT_WF_RMAC_MIB_QOS01_BACKOFF GENMASK(31, 0)575576#define MT_WF_RMAC_MIB_AIRTIME4(_band) MT_WF_RMAC(_band, 0x0390)577#define MT_WF_RMAC_MIB_QOS23_BACKOFF GENMASK(31, 0)578579/* WFDMA0 */580#define MT_WFDMA0_BASE __REG(WFDMA0_ADDR)581#define MT_WFDMA0(ofs) (MT_WFDMA0_BASE + (ofs))582583#define MT_WFDMA0_RST MT_WFDMA0(0x100)584#define MT_WFDMA0_RST_LOGIC_RST BIT(4)585#define MT_WFDMA0_RST_DMASHDL_ALL_RST BIT(5)586587#define MT_WFDMA0_BUSY_ENA MT_WFDMA0(0x13c)588#define MT_WFDMA0_BUSY_ENA_TX_FIFO0 BIT(0)589#define MT_WFDMA0_BUSY_ENA_TX_FIFO1 BIT(1)590#define MT_WFDMA0_BUSY_ENA_RX_FIFO BIT(2)591592#define MT_WFDMA0_MCU_HOST_INT_ENA MT_WFDMA0(0x1f4)593594#define MT_WFDMA0_GLO_CFG MT_WFDMA0(0x208)595#define MT_WFDMA0_GLO_CFG_TX_DMA_EN BIT(0)596#define MT_WFDMA0_GLO_CFG_RX_DMA_EN BIT(2)597#define MT_WFDMA0_GLO_CFG_OMIT_TX_INFO BIT(28)598#define MT_WFDMA0_GLO_CFG_OMIT_RX_INFO BIT(27)599#define MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2 BIT(21)600601#define MT_WFDMA0_RST_DTX_PTR MT_WFDMA0(0x20c)602603#define MT_WFDMA0_EXT0_CFG MT_WFDMA0(0x2b0)604#define MT_WFDMA0_EXT0_RXWB_KEEP BIT(10)605606#define MT_WFDMA0_PRI_DLY_INT_CFG0 MT_WFDMA0(0x2f0)607#define MT_WFDMA0_PRI_DLY_INT_CFG1 MT_WFDMA0(0x2f4)608#define MT_WFDMA0_PRI_DLY_INT_CFG2 MT_WFDMA0(0x2f8)609#define MT_WPDMA_GLO_CFG MT_WFDMA0(0x208)610611/* WFDMA1 */612#define MT_WFDMA1_BASE 0xd5000613#define MT_WFDMA1(ofs) (MT_WFDMA1_BASE + (ofs))614615#define MT_WFDMA1_RST MT_WFDMA1(0x100)616#define MT_WFDMA1_RST_LOGIC_RST BIT(4)617#define MT_WFDMA1_RST_DMASHDL_ALL_RST BIT(5)618619#define MT_WFDMA1_BUSY_ENA MT_WFDMA1(0x13c)620#define MT_WFDMA1_BUSY_ENA_TX_FIFO0 BIT(0)621#define MT_WFDMA1_BUSY_ENA_TX_FIFO1 BIT(1)622#define MT_WFDMA1_BUSY_ENA_RX_FIFO BIT(2)623624#define MT_WFDMA1_GLO_CFG MT_WFDMA1(0x208)625#define MT_WFDMA1_GLO_CFG_TX_DMA_EN BIT(0)626#define MT_WFDMA1_GLO_CFG_RX_DMA_EN BIT(2)627#define MT_WFDMA1_GLO_CFG_OMIT_TX_INFO BIT(28)628#define MT_WFDMA1_GLO_CFG_OMIT_RX_INFO BIT(27)629#define MT_WFDMA1_GLO_CFG_OMIT_RX_INFO_PFET2 BIT(21)630631#define MT_WFDMA1_RST_DTX_PTR MT_WFDMA1(0x20c)632#define MT_WFDMA1_PRI_DLY_INT_CFG0 MT_WFDMA1(0x2f0)633634/* WFDMA CSR */635#define MT_WFDMA_EXT_CSR_BASE __REG(WFDMA_EXT_CSR_ADDR)636#define MT_WFDMA_EXT_CSR_PHYS_BASE 0x18027000637#define MT_WFDMA_EXT_CSR(ofs) (MT_WFDMA_EXT_CSR_BASE + (ofs))638#define MT_WFDMA_EXT_CSR_PHYS(ofs) (MT_WFDMA_EXT_CSR_PHYS_BASE + (ofs))639640#define MT_WFDMA_HOST_CONFIG MT_WFDMA_EXT_CSR_PHYS(0x30)641#define MT_WFDMA_HOST_CONFIG_PDMA_BAND BIT(0)642#define MT_WFDMA_HOST_CONFIG_WED BIT(1)643644#define MT_WFDMA_WED_RING_CONTROL MT_WFDMA_EXT_CSR_PHYS(0x34)645#define MT_WFDMA_WED_RING_CONTROL_TX0 GENMASK(4, 0)646#define MT_WFDMA_WED_RING_CONTROL_TX1 GENMASK(12, 8)647#define MT_WFDMA_WED_RING_CONTROL_RX1 GENMASK(20, 16)648649#define MT_WFDMA_EXT_CSR_HIF_MISC MT_WFDMA_EXT_CSR_PHYS(0x44)650#define MT_WFDMA_EXT_CSR_HIF_MISC_BUSY BIT(0)651652#define MT_PCIE_RECOG_ID 0xd7090653#define MT_PCIE_RECOG_ID_MASK GENMASK(30, 0)654#define MT_PCIE_RECOG_ID_SEM BIT(31)655656#define MT_INT_WED_SOURCE_CSR MT_WFDMA_EXT_CSR(0x200)657#define MT_INT_WED_MASK_CSR MT_WFDMA_EXT_CSR(0x204)658659#define MT_WED_TX_RING_BASE MT_WFDMA_EXT_CSR(0x300)660#define MT_WED_RX_RING_BASE MT_WFDMA_EXT_CSR(0x400)661662/* WFDMA0 PCIE1 */663#define MT_WFDMA0_PCIE1_BASE __REG(WFDMA0_PCIE1_ADDR)664#define MT_WFDMA0_PCIE1(ofs) (MT_WFDMA0_PCIE1_BASE + (ofs))665666#define MT_WFDMA0_PCIE1_BUSY_ENA MT_WFDMA0_PCIE1(0x13c)667#define MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO0 BIT(0)668#define MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO1 BIT(1)669#define MT_WFDMA0_PCIE1_BUSY_ENA_RX_FIFO BIT(2)670671/* WFDMA1 PCIE1 */672#define MT_WFDMA1_PCIE1_BASE 0xd9000673#define MT_WFDMA1_PCIE1(ofs) (MT_WFDMA1_PCIE1_BASE + (ofs))674675#define MT_WFDMA1_PCIE1_BUSY_ENA MT_WFDMA1_PCIE1(0x13c)676#define MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO0 BIT(0)677#define MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO1 BIT(1)678#define MT_WFDMA1_PCIE1_BUSY_ENA_RX_FIFO BIT(2)679680/* WFDMA COMMON */681#define __RXQ(q) ((q) + __MT_MCUQ_MAX)682#define __TXQ(q) (__RXQ(q) + MT_RXQ_BAND2)683684#define MT_Q_ID(q) (dev->q_id[(q)])685#define MT_Q_BASE(q) ((dev->wfdma_mask >> (q)) & 0x1 ? \686MT_WFDMA1_BASE : MT_WFDMA0_BASE)687688#define MT_MCUQ_ID(q) MT_Q_ID(q)689#define MT_TXQ_ID(q) MT_Q_ID(__TXQ(q))690#define MT_RXQ_ID(q) MT_Q_ID(__RXQ(q))691692#define MT_MCUQ_RING_BASE(q) (MT_Q_BASE(q) + 0x300)693#define MT_TXQ_RING_BASE(q) (MT_Q_BASE(__TXQ(q)) + 0x300)694#define MT_RXQ_RING_BASE(q) (MT_Q_BASE(__RXQ(q)) + 0x500)695696#define MT_MCUQ_EXT_CTRL(q) (MT_Q_BASE(q) + 0x600 + \697MT_MCUQ_ID(q)* 0x4)698#define MT_RXQ_BAND1_CTRL(q) (MT_Q_BASE(__RXQ(q)) + 0x680 + \699MT_RXQ_ID(q)* 0x4)700#define MT_TXQ_EXT_CTRL(q) (MT_Q_BASE(__TXQ(q)) + 0x600 + \701MT_TXQ_ID(q)* 0x4)702703#define MT_TXQ_WED_RING_BASE __REG(TXQ_WED_RING_BASE)704#define MT_RXQ_WED_RING_BASE __REG(RXQ_WED_RING_BASE)705#define MT_RXQ_WED_DATA_RING_BASE __REG(RXQ_WED_DATA_RING_BASE)706707#define MT_INT_SOURCE_CSR __REG(INT_SOURCE_CSR)708#define MT_INT_MASK_CSR __REG(INT_MASK_CSR)709710#define MT_INT1_SOURCE_CSR __REG(INT1_SOURCE_CSR)711#define MT_INT1_MASK_CSR __REG(INT1_MASK_CSR)712713#define MT_INT_RX_DONE_BAND0 BIT(16)714#define MT_INT_RX_DONE_BAND1 BIT(17)715#define MT_INT_RX_DONE_WM BIT(0)716#define MT_INT_RX_DONE_WA BIT(1)717#define MT_INT_RX_DONE_WA_MAIN BIT(1)718#define MT_INT_RX_DONE_WA_EXT BIT(2)719#define MT_INT_MCU_CMD BIT(29)720#define MT_INT_RX_DONE_BAND0_MT7916 BIT(22)721#define MT_INT_RX_DONE_BAND1_MT7916 BIT(23)722#define MT_INT_RX_DONE_WA_MAIN_MT7916 BIT(2)723#define MT_INT_RX_DONE_WA_EXT_MT7916 BIT(3)724725#define MT_INT_WED_RX_DONE_BAND0_MT7916 BIT(18)726#define MT_INT_WED_RX_DONE_BAND1_MT7916 BIT(19)727#define MT_INT_WED_RX_DONE_WA_MAIN_MT7916 BIT(1)728#define MT_INT_WED_RX_DONE_WA_MT7916 BIT(17)729730#define MT_INT_RX(q) (dev->q_int_mask[__RXQ(q)])731#define MT_INT_TX_MCU(q) (dev->q_int_mask[(q)])732733#define MT_INT_RX_DONE_MCU (MT_INT_RX(MT_RXQ_MCU) | \734MT_INT_RX(MT_RXQ_MCU_WA))735736#define MT_INT_BAND0_RX_DONE (MT_INT_RX(MT_RXQ_MAIN) | \737MT_INT_RX(MT_RXQ_MAIN_WA))738739#define MT_INT_BAND1_RX_DONE (MT_INT_RX(MT_RXQ_BAND1) | \740MT_INT_RX(MT_RXQ_BAND1_WA) | \741MT_INT_RX(MT_RXQ_MAIN_WA))742743#define MT_INT_RX_DONE_ALL (MT_INT_RX_DONE_MCU | \744MT_INT_BAND0_RX_DONE | \745MT_INT_BAND1_RX_DONE)746747#define MT_INT_TX_DONE_FWDL BIT(26)748#define MT_INT_TX_DONE_MCU_WM BIT(27)749#define MT_INT_TX_DONE_MCU_WA BIT(15)750#define MT_INT_TX_DONE_BAND0 BIT(30)751#define MT_INT_TX_DONE_BAND1 BIT(31)752#define MT_INT_TX_DONE_MCU_WA_MT7916 BIT(25)753#define MT_INT_WED_TX_DONE_BAND0 BIT(4)754#define MT_INT_WED_TX_DONE_BAND1 BIT(5)755756#define MT_INT_TX_DONE_MCU (MT_INT_TX_MCU(MT_MCUQ_WA) | \757MT_INT_TX_MCU(MT_MCUQ_WM) | \758MT_INT_TX_MCU(MT_MCUQ_FWDL))759760#define MT_MCU_CMD __REG(INT_MCU_CMD_SOURCE)761#define MT_MCU_CMD_STOP_DMA_FW_RELOAD BIT(1)762#define MT_MCU_CMD_STOP_DMA BIT(2)763#define MT_MCU_CMD_RESET_DONE BIT(3)764#define MT_MCU_CMD_RECOVERY_DONE BIT(4)765#define MT_MCU_CMD_NORMAL_STATE BIT(5)766#define MT_MCU_CMD_ERROR_MASK GENMASK(5, 1)767768#define MT_MCU_CMD_WA_WDT BIT(31)769#define MT_MCU_CMD_WM_WDT BIT(30)770#define MT_MCU_CMD_WDT_MASK GENMASK(31, 30)771772/* TOP RGU */773#define MT_TOP_RGU_BASE 0x18000000774#define MT_TOP_PWR_CTRL (MT_TOP_RGU_BASE + (0x0))775#define MT_TOP_PWR_KEY (0x5746 << 16)776#define MT_TOP_PWR_SW_RST BIT(0)777#define MT_TOP_PWR_SW_PWR_ON GENMASK(3, 2)778#define MT_TOP_PWR_HW_CTRL BIT(4)779#define MT_TOP_PWR_PWR_ON BIT(7)780781#define MT_TOP_RGU_SYSRAM_PDN (MT_TOP_RGU_BASE + 0x050)782#define MT_TOP_RGU_SYSRAM_SLP (MT_TOP_RGU_BASE + 0x054)783#define MT_TOP_WFSYS_PWR (MT_TOP_RGU_BASE + 0x010)784#define MT_TOP_PWR_EN_MASK BIT(7)785#define MT_TOP_PWR_ACK_MASK BIT(6)786#define MT_TOP_PWR_KEY_MASK GENMASK(31, 16)787788#define MT7986_TOP_WM_RESET (MT_TOP_RGU_BASE + 0x120)789#define MT7986_TOP_WM_RESET_MASK BIT(0)790791/* l1/l2 remap */792#define MT_HIF_REMAP_L1 0xf11ac793#define MT_HIF_REMAP_L1_MT7916 0xfe260794#define MT_HIF_REMAP_L1_MASK GENMASK(15, 0)795#define MT_HIF_REMAP_L1_OFFSET GENMASK(15, 0)796#define MT_HIF_REMAP_L1_BASE GENMASK(31, 16)797#define MT_HIF_REMAP_BASE_L1 0xe0000798799#define MT_HIF_REMAP_L2 0xf11b0800#define MT_HIF_REMAP_L2_MASK GENMASK(19, 0)801#define MT_HIF_REMAP_L2_OFFSET GENMASK(11, 0)802#define MT_HIF_REMAP_L2_BASE GENMASK(31, 12)803#define MT_HIF_REMAP_L2_MT7916 0x1b8804#define MT_HIF_REMAP_L2_MASK_MT7916 GENMASK(31, 16)805#define MT_HIF_REMAP_L2_OFFSET_MT7916 GENMASK(15, 0)806#define MT_HIF_REMAP_L2_BASE_MT7916 GENMASK(31, 16)807#define MT_HIF_REMAP_BASE_L2_MT7916 0x40000808809#define MT_INFRA_BASE 0x18000000810#define MT_WFSYS0_PHY_START 0x18400000811#define MT_WFSYS1_PHY_START 0x18800000812#define MT_WFSYS1_PHY_END 0x18bfffff813#define MT_CBTOP1_PHY_START 0x70000000814#define MT_CBTOP1_PHY_END __REG(CBTOP1_PHY_END)815#define MT_CBTOP2_PHY_START 0xf0000000816#define MT_INFRA_MCU_START 0x7c000000817#define MT_INFRA_MCU_END __REG(INFRA_MCU_ADDR_END)818#define MT_CONN_INFRA_OFFSET(p) ((p) - MT_INFRA_BASE)819820/* CONN INFRA CFG */821#define MT_CONN_INFRA_BASE 0x18001000822#define MT_CONN_INFRA(ofs) (MT_CONN_INFRA_BASE + (ofs))823824#define MT_CONN_INFRA_EFUSE MT_CONN_INFRA(0x020)825826#define MT_CONN_INFRA_ADIE_RESET MT_CONN_INFRA(0x030)827#define MT_CONN_INFRA_ADIE1_RESET_MASK BIT(0)828#define MT_CONN_INFRA_ADIE2_RESET_MASK BIT(2)829830#define MT_CONN_INFRA_OSC_RC_EN MT_CONN_INFRA(0x380)831832#define MT_CONN_INFRA_OSC_CTRL MT_CONN_INFRA(0x300)833#define MT_CONN_INFRA_OSC_RC_EN_MASK BIT(7)834#define MT_CONN_INFRA_OSC_STB_TIME_MASK GENMASK(23, 0)835836#define MT_CONN_INFRA_HW_CTRL MT_CONN_INFRA(0x200)837#define MT_CONN_INFRA_HW_CTRL_MASK BIT(0)838839#define MT_CONN_INFRA_WF_SLP_PROT MT_CONN_INFRA(0x540)840#define MT_CONN_INFRA_WF_SLP_PROT_MASK BIT(0)841842#define MT_CONN_INFRA_WF_SLP_PROT_RDY MT_CONN_INFRA(0x544)843#define MT_CONN_INFRA_CONN_WF_MASK (BIT(29) | BIT(31))844#define MT_CONN_INFRA_CONN (BIT(25) | BIT(29) | BIT(31))845846#define MT_CONN_INFRA_EMI_REQ MT_CONN_INFRA(0x414)847#define MT_CONN_INFRA_EMI_REQ_MASK BIT(0)848#define MT_CONN_INFRA_INFRA_REQ_MASK BIT(5)849850/* AFE */851#define MT_AFE_CTRL_BASE(_band) (0x18003000 + ((_band) << 19))852#define MT_AFE_CTRL(_band, ofs) (MT_AFE_CTRL_BASE(_band) + (ofs))853854#define MT_AFE_DIG_EN_01(_band) MT_AFE_CTRL(_band, 0x00)855#define MT_AFE_DIG_EN_02(_band) MT_AFE_CTRL(_band, 0x04)856#define MT_AFE_DIG_EN_03(_band) MT_AFE_CTRL(_band, 0x08)857#define MT_AFE_DIG_TOP_01(_band) MT_AFE_CTRL(_band, 0x0c)858859#define MT_AFE_PLL_STB_TIME(_band) MT_AFE_CTRL(_band, 0xf4)860#define MT_AFE_PLL_STB_TIME_MASK (GENMASK(30, 16) | GENMASK(14, 0))861#define MT_AFE_PLL_STB_TIME_VAL (FIELD_PREP(GENMASK(30, 16), 0x4bc) | \862FIELD_PREP(GENMASK(14, 0), 0x7e4))863#define MT_AFE_BPLL_CFG_MASK GENMASK(7, 6)864#define MT_AFE_WPLL_CFG_MASK GENMASK(1, 0)865#define MT_AFE_MCU_WPLL_CFG_MASK GENMASK(3, 2)866#define MT_AFE_MCU_BPLL_CFG_MASK GENMASK(17, 16)867#define MT_AFE_PLL_CFG_MASK (MT_AFE_BPLL_CFG_MASK | \868MT_AFE_WPLL_CFG_MASK | \869MT_AFE_MCU_WPLL_CFG_MASK | \870MT_AFE_MCU_BPLL_CFG_MASK)871#define MT_AFE_PLL_CFG_VAL (FIELD_PREP(MT_AFE_BPLL_CFG_MASK, 0x1) | \872FIELD_PREP(MT_AFE_WPLL_CFG_MASK, 0x2) | \873FIELD_PREP(MT_AFE_MCU_WPLL_CFG_MASK, 0x1) | \874FIELD_PREP(MT_AFE_MCU_BPLL_CFG_MASK, 0x2))875876#define MT_AFE_DIG_TOP_01_MASK GENMASK(18, 15)877#define MT_AFE_DIG_TOP_01_VAL FIELD_PREP(MT_AFE_DIG_TOP_01_MASK, 0x9)878879#define MT_AFE_RG_WBG_EN_RCK_MASK BIT(0)880#define MT_AFE_RG_WBG_EN_BPLL_UP_MASK BIT(21)881#define MT_AFE_RG_WBG_EN_WPLL_UP_MASK BIT(20)882#define MT_AFE_RG_WBG_EN_PLL_UP_MASK (MT_AFE_RG_WBG_EN_BPLL_UP_MASK | \883MT_AFE_RG_WBG_EN_WPLL_UP_MASK)884#define MT_AFE_RG_WBG_EN_TXCAL_WF4 BIT(29)885#define MT_AFE_RG_WBG_EN_TXCAL_BT BIT(21)886#define MT_AFE_RG_WBG_EN_TXCAL_WF3 BIT(20)887#define MT_AFE_RG_WBG_EN_TXCAL_WF2 BIT(19)888#define MT_AFE_RG_WBG_EN_TXCAL_WF1 BIT(18)889#define MT_AFE_RG_WBG_EN_TXCAL_WF0 BIT(17)890891#define MT_ADIE_SLP_CTRL_BASE(_band) (0x18005000 + ((_band) << 19))892#define MT_ADIE_SLP_CTRL(_band, ofs) (MT_ADIE_SLP_CTRL_BASE(_band) + (ofs))893894#define MT_ADIE_SLP_CTRL_CK0(_band) MT_ADIE_SLP_CTRL(_band, 0x120)895896/* ADIE */897#define MT_ADIE_CHIP_ID 0x02c898#define MT_ADIE_VERSION_MASK GENMASK(15, 0)899#define MT_ADIE_CHIP_ID_MASK GENMASK(31, 16)900#define MT_ADIE_IDX0 GENMASK(15, 0)901#define MT_ADIE_IDX1 GENMASK(31, 16)902903#define MT_ADIE_RG_TOP_THADC_BG 0x034904#define MT_ADIE_VRPI_SEL_CR_MASK GENMASK(15, 12)905#define MT_ADIE_VRPI_SEL_EFUSE_MASK GENMASK(6, 3)906907#define MT_ADIE_RG_TOP_THADC 0x038908#define MT_ADIE_PGA_GAIN_MASK GENMASK(25, 23)909#define MT_ADIE_PGA_GAIN_EFUSE_MASK GENMASK(2, 0)910#define MT_ADIE_LDO_CTRL_MASK GENMASK(27, 26)911#define MT_ADIE_LDO_CTRL_EFUSE_MASK GENMASK(6, 5)912913#define MT_AFE_RG_ENCAL_WBTAC_IF_SW 0x070914#define MT_ADIE_EFUSE_RDATA0 0x130915916#define MT_ADIE_EFUSE2_CTRL 0x148917#define MT_ADIE_EFUSE_CTRL_MASK BIT(1)918919#define MT_ADIE_EFUSE_CFG 0x144920#define MT_ADIE_EFUSE_MODE_MASK GENMASK(7, 6)921#define MT_ADIE_EFUSE_ADDR_MASK GENMASK(25, 16)922#define MT_ADIE_EFUSE_VALID_MASK BIT(29)923#define MT_ADIE_EFUSE_KICK_MASK BIT(30)924925#define MT_ADIE_THADC_ANALOG 0x3a6926927#define MT_ADIE_THADC_SLOP 0x3a7928#define MT_ADIE_ANA_EN_MASK BIT(7)929930#define MT_ADIE_7975_XTAL_CAL 0x3a1931#define MT_ADIE_TRIM_MASK GENMASK(6, 0)932#define MT_ADIE_EFUSE_TRIM_MASK GENMASK(5, 0)933#define MT_ADIE_XO_TRIM_EN_MASK BIT(7)934#define MT_ADIE_XTAL_DECREASE_MASK BIT(6)935936#define MT_ADIE_7975_XO_TRIM2 0x3a2937#define MT_ADIE_7975_XO_TRIM3 0x3a3938#define MT_ADIE_7975_XO_TRIM4 0x3a4939#define MT_ADIE_7975_XTAL_EN 0x3a5940941#define MT_ADIE_XO_TRIM_FLOW 0x3ac942#define MT_ADIE_XTAL_AXM_80M_OSC 0x390943#define MT_ADIE_XTAL_AXM_40M_OSC 0x391944#define MT_ADIE_XTAL_TRIM1_80M_OSC 0x398945#define MT_ADIE_XTAL_TRIM1_40M_OSC 0x399946#define MT_ADIE_WRI_CK_SEL 0x4ac947#define MT_ADIE_RG_STRAP_PIN_IN 0x4fc948#define MT_ADIE_XTAL_C1 0x654949#define MT_ADIE_XTAL_C2 0x658950#define MT_ADIE_RG_XO_01 0x65c951#define MT_ADIE_RG_XO_03 0x664952953#define MT_ADIE_CLK_EN 0xa00954955#define MT_ADIE_7975_XTAL 0xa18956#define MT_ADIE_7975_XTAL_EN_MASK BIT(29)957958#define MT_ADIE_7975_COCLK 0xa1c959#define MT_ADIE_7975_XO_2 0xa84960#define MT_ADIE_7975_XO_2_FIX_EN BIT(31)961962#define MT_ADIE_7975_XO_CTRL2 0xa94963#define MT_ADIE_7975_XO_CTRL2_C1_MASK GENMASK(26, 20)964#define MT_ADIE_7975_XO_CTRL2_C2_MASK GENMASK(18, 12)965#define MT_ADIE_7975_XO_CTRL2_MASK (MT_ADIE_7975_XO_CTRL2_C1_MASK | \966MT_ADIE_7975_XO_CTRL2_C2_MASK)967968#define MT_ADIE_7975_XO_CTRL6 0xaa4969#define MT_ADIE_7975_XO_CTRL6_MASK BIT(16)970971/* TOP SPI */972#define MT_TOP_SPI_ADIE_BASE(_band) (0x18004000 + ((_band) << 19))973#define MT_TOP_SPI_ADIE(_band, ofs) (MT_TOP_SPI_ADIE_BASE(_band) + (ofs))974975#define MT_TOP_SPI_BUSY_CR(_band) MT_TOP_SPI_ADIE(_band, 0)976#define MT_TOP_SPI_POLLING_BIT BIT(5)977978#define MT_TOP_SPI_ADDR_CR(_band) MT_TOP_SPI_ADIE(_band, 0x50)979#define MT_TOP_SPI_READ_ADDR_FORMAT (BIT(12) | BIT(13) | BIT(15))980#define MT_TOP_SPI_WRITE_ADDR_FORMAT (BIT(13) | BIT(15))981982#define MT_TOP_SPI_WRITE_DATA_CR(_band) MT_TOP_SPI_ADIE(_band, 0x54)983#define MT_TOP_SPI_READ_DATA_CR(_band) MT_TOP_SPI_ADIE(_band, 0x58)984985/* CONN INFRA CKGEN */986#define MT_INFRA_CKGEN_BASE 0x18009000987#define MT_INFRA_CKGEN(ofs) (MT_INFRA_CKGEN_BASE + (ofs))988989#define MT_INFRA_CKGEN_BUS MT_INFRA_CKGEN(0xa00)990#define MT_INFRA_CKGEN_BUS_CLK_SEL_MASK BIT(23)991#define MT_INFRA_CKGEN_BUS_RDY_SEL_MASK BIT(29)992993#define MT_INFRA_CKGEN_BUS_WPLL_DIV_1 MT_INFRA_CKGEN(0x008)994#define MT_INFRA_CKGEN_BUS_WPLL_DIV_2 MT_INFRA_CKGEN(0x00c)995996#define MT_INFRA_CKGEN_RFSPI_WPLL_DIV MT_INFRA_CKGEN(0x040)997#define MT_INFRA_CKGEN_DIV_SEL_MASK GENMASK(7, 2)998#define MT_INFRA_CKGEN_DIV_EN_MASK BIT(0)9991000/* CONN INFRA BUS */1001#define MT_INFRA_BUS_BASE 0x1800e0001002#define MT_INFRA_BUS(ofs) (MT_INFRA_BUS_BASE + (ofs))10031004#define MT_INFRA_BUS_OFF_TIMEOUT MT_INFRA_BUS(0x300)1005#define MT_INFRA_BUS_TIMEOUT_LIMIT_MASK GENMASK(14, 7)1006#define MT_INFRA_BUS_TIMEOUT_EN_MASK GENMASK(3, 0)10071008#define MT_INFRA_BUS_ON_TIMEOUT MT_INFRA_BUS(0x31c)1009#define MT_INFRA_BUS_EMI_START MT_INFRA_BUS(0x360)1010#define MT_INFRA_BUS_EMI_END MT_INFRA_BUS(0x364)10111012/* CONN_INFRA_SKU */1013#define MT_CONNINFRA_SKU_DEC_ADDR 0x180500001014#define MT_CONNINFRA_SKU_MASK GENMASK(15, 0)1015#define MT_ADIE_TYPE_MASK BIT(1)10161017/* FW MODE SYNC */1018#define MT_FW_ASSERT_STAT __REG(FW_ASSERT_STAT_ADDR)1019#define MT_FW_EXCEPT_TYPE __REG(FW_EXCEPT_TYPE_ADDR)1020#define MT_FW_EXCEPT_COUNT __REG(FW_EXCEPT_COUNT_ADDR)1021#define MT_FW_CIRQ_COUNT __REG(FW_CIRQ_COUNT_ADDR)1022#define MT_FW_CIRQ_IDX __REG(FW_CIRQ_IDX_ADDR)1023#define MT_FW_CIRQ_LISR __REG(FW_CIRQ_LISR_ADDR)1024#define MT_FW_TASK_ID __REG(FW_TASK_ID_ADDR)1025#define MT_FW_TASK_IDX __REG(FW_TASK_IDX_ADDR)1026#define MT_FW_TASK_QID1 __REG(FW_TASK_QID1_ADDR)1027#define MT_FW_TASK_QID2 __REG(FW_TASK_QID2_ADDR)1028#define MT_FW_TASK_START __REG(FW_TASK_START_ADDR)1029#define MT_FW_TASK_END __REG(FW_TASK_END_ADDR)1030#define MT_FW_TASK_SIZE __REG(FW_TASK_SIZE_ADDR)1031#define MT_FW_LAST_MSG_ID __REG(FW_LAST_MSG_ID_ADDR)1032#define MT_FW_EINT_INFO __REG(FW_EINT_INFO_ADDR)1033#define MT_FW_SCHED_INFO __REG(FW_SCHED_INFO_ADDR)10341035#define MT_SWDEF_BASE __REG(SWDEF_BASE_ADDR)10361037#define MT_SWDEF(ofs) (MT_SWDEF_BASE + (ofs))1038#define MT_SWDEF_MODE MT_SWDEF(0x3c)1039#define MT_SWDEF_NORMAL_MODE 01040#define MT_SWDEF_ICAP_MODE 11041#define MT_SWDEF_SPECTRUM_MODE 210421043#define MT_SWDEF_SER_STATS MT_SWDEF(0x040)1044#define MT_SWDEF_PLE_STATS MT_SWDEF(0x044)1045#define MT_SWDEF_PLE1_STATS MT_SWDEF(0x048)1046#define MT_SWDEF_PLE_AMSDU_STATS MT_SWDEF(0x04C)1047#define MT_SWDEF_PSE_STATS MT_SWDEF(0x050)1048#define MT_SWDEF_PSE1_STATS MT_SWDEF(0x054)1049#define MT_SWDEF_LAMC_WISR6_BN0_STATS MT_SWDEF(0x058)1050#define MT_SWDEF_LAMC_WISR6_BN1_STATS MT_SWDEF(0x05C)1051#define MT_SWDEF_LAMC_WISR7_BN0_STATS MT_SWDEF(0x060)1052#define MT_SWDEF_LAMC_WISR7_BN1_STATS MT_SWDEF(0x064)10531054#define MT_DIC_CMD_REG_BASE 0x41f0001055#define MT_DIC_CMD_REG(ofs) (MT_DIC_CMD_REG_BASE + (ofs))1056#define MT_DIC_CMD_REG_CMD MT_DIC_CMD_REG(0x10)10571058#define MT_CPU_UTIL_BASE 0x41f0301059#define MT_CPU_UTIL(ofs) (MT_CPU_UTIL_BASE + (ofs))1060#define MT_CPU_UTIL_BUSY_PCT MT_CPU_UTIL(0x00)1061#define MT_CPU_UTIL_PEAK_BUSY_PCT MT_CPU_UTIL(0x04)1062#define MT_CPU_UTIL_IDLE_CNT MT_CPU_UTIL(0x08)1063#define MT_CPU_UTIL_PEAK_IDLE_CNT MT_CPU_UTIL(0x0c)1064#define MT_CPU_UTIL_CTRL MT_CPU_UTIL(0x1c)10651066/* LED */1067#define MT_LED_TOP_BASE 0x180130001068#define MT_LED_PHYS(_n) (MT_LED_TOP_BASE + (_n))10691070#define MT_LED_CTRL(_n) MT_LED_PHYS(0x00 + ((_n) * 4))1071#define MT_LED_CTRL_KICK BIT(7)1072#define MT_LED_CTRL_BAND BIT(4)1073#define MT_LED_CTRL_BLINK_MODE BIT(2)1074#define MT_LED_CTRL_POLARITY BIT(1)10751076#define MT_LED_TX_BLINK(_n) MT_LED_PHYS(0x10 + ((_n) * 4))1077#define MT_LED_TX_BLINK_ON_MASK GENMASK(7, 0)1078#define MT_LED_TX_BLINK_OFF_MASK GENMASK(15, 8)10791080#define MT_LED_STATUS_0(_n) MT_LED_PHYS(0x20 + ((_n) * 8))1081#define MT_LED_STATUS_1(_n) MT_LED_PHYS(0x24 + ((_n) * 8))1082#define MT_LED_STATUS_OFF GENMASK(31, 24)1083#define MT_LED_STATUS_ON GENMASK(23, 16)1084#define MT_LED_STATUS_DURATION GENMASK(15, 0)10851086#define MT_LED_EN(_n) MT_LED_PHYS(0x40 + ((_n) * 4))10871088#define MT_LED_GPIO_MUX0 0x70005050 /* GPIO 1 and GPIO 2 */1089#define MT_LED_GPIO_MUX1 0x70005054 /* GPIO 14 and 15 */1090#define MT_LED_GPIO_MUX2 0x70005058 /* GPIO 18 */1091#define MT_LED_GPIO_MUX3 0x7000505c /* GPIO 26 */10921093/* MT TOP */1094#define MT_TOP_BASE 0x180600001095#define MT_TOP(ofs) (MT_TOP_BASE + (ofs))10961097#define MT_TOP_LPCR_HOST_BAND(_band) MT_TOP(0x10 + ((_band) * 0x10))1098#define MT_TOP_LPCR_HOST_FW_OWN BIT(0)1099#define MT_TOP_LPCR_HOST_DRV_OWN BIT(1)1100#define MT_TOP_LPCR_HOST_FW_OWN_STAT BIT(2)11011102#define MT_TOP_LPCR_HOST_BAND_IRQ_STAT(_band) MT_TOP(0x14 + ((_band) * 0x10))1103#define MT_TOP_LPCR_HOST_BAND_STAT BIT(0)11041105#define MT_TOP_MISC MT_TOP(0xf0)1106#define MT_TOP_MISC_FW_STATE GENMASK(2, 0)11071108#define MT_TOP_WFSYS_WAKEUP MT_TOP(0x1a4)1109#define MT_TOP_WFSYS_WAKEUP_MASK BIT(0)11101111#define MT_TOP_MCU_EMI_BASE MT_TOP(0x1c4)1112#define MT_TOP_MCU_EMI_BASE_MASK GENMASK(19, 0)11131114#define MT_TOP_WF_AP_PERI_BASE MT_TOP(0x1c8)1115#define MT_TOP_WF_AP_PERI_BASE_MASK GENMASK(19, 0)11161117#define MT_TOP_EFUSE_BASE MT_TOP(0x1cc)1118#define MT_TOP_EFUSE_BASE_MASK GENMASK(19, 0)11191120#define MT_TOP_CONN_INFRA_WAKEUP MT_TOP(0x1a0)1121#define MT_TOP_CONN_INFRA_WAKEUP_MASK BIT(0)11221123#define MT_TOP_WFSYS_RESET_STATUS MT_TOP(0x2cc)1124#define MT_TOP_WFSYS_RESET_STATUS_MASK BIT(30)11251126/* SEMA */1127#define MT_SEMA_BASE 0x180700001128#define MT_SEMA(ofs) (MT_SEMA_BASE + (ofs))11291130#define MT_SEMA_RFSPI_STATUS (MT_SEMA(0x2000) + (11 * 4))1131#define MT_SEMA_RFSPI_RELEASE (MT_SEMA(0x2200) + (11 * 4))1132#define MT_SEMA_RFSPI_STATUS_MASK BIT(1)11331134/* MCU BUS */1135#define MT_MCU_BUS_BASE 0x184000001136#define MT_MCU_BUS(ofs) (MT_MCU_BUS_BASE + (ofs))11371138#define MT_MCU_BUS_TIMEOUT MT_MCU_BUS(0xf0440)1139#define MT_MCU_BUS_TIMEOUT_SET_MASK GENMASK(7, 0)1140#define MT_MCU_BUS_TIMEOUT_CG_EN_MASK BIT(28)1141#define MT_MCU_BUS_TIMEOUT_EN_MASK BIT(31)11421143#define MT_MCU_BUS_REMAP MT_MCU_BUS(0x120)11441145/* TOP CFG */1146#define MT_TOP_CFG_BASE 0x184b00001147#define MT_TOP_CFG(ofs) (MT_TOP_CFG_BASE + (ofs))11481149#define MT_TOP_CFG_IP_VERSION_ADDR MT_TOP_CFG(0x010)11501151/* TOP CFG ON */1152#define MT_TOP_CFG_ON_BASE 0x184c10001153#define MT_TOP_CFG_ON(ofs) (MT_TOP_CFG_ON_BASE + (ofs))11541155#define MT_TOP_CFG_ON_ROM_IDX MT_TOP_CFG_ON(0x604)11561157/* SLP CTRL */1158#define MT_SLP_BASE 0x184c30001159#define MT_SLP(ofs) (MT_SLP_BASE + (ofs))11601161#define MT_SLP_STATUS MT_SLP(0x00c)1162#define MT_SLP_WFDMA2CONN_MASK (BIT(21) | BIT(23))1163#define MT_SLP_CTRL_EN_MASK BIT(0)1164#define MT_SLP_CTRL_BSY_MASK BIT(1)11651166/* MCU BUS DBG */1167#define MT_MCU_BUS_DBG_BASE 0x185000001168#define MT_MCU_BUS_DBG(ofs) (MT_MCU_BUS_DBG_BASE + (ofs))11691170#define MT_MCU_BUS_DBG_TIMEOUT MT_MCU_BUS_DBG(0x0)1171#define MT_MCU_BUS_DBG_TIMEOUT_SET_MASK GENMASK(31, 16)1172#define MT_MCU_BUS_DBG_TIMEOUT_CK_EN_MASK BIT(3)1173#define MT_MCU_BUS_DBG_TIMEOUT_EN_MASK BIT(2)11741175#define MT_HW_BOUND 0x700100201176#define MT_HW_REV 0x700102041177#define MT_WF_SUBSYS_RST 0x7000260011781179/* PCIE MAC */1180#define MT_PCIE_MAC_BASE 0x740300001181#define MT_PCIE_MAC(ofs) (MT_PCIE_MAC_BASE + (ofs))1182#define MT_PCIE_MAC_INT_ENABLE MT_PCIE_MAC(0x188)11831184#define MT_PCIE1_MAC_INT_ENABLE 0x740201881185#define MT_PCIE1_MAC_INT_ENABLE_MT7916 0x7409018811861187#define MT_WM_MCU_PC 0x7c0602041188#define MT_WA_MCU_PC 0x7c06020c11891190/* PP TOP */1191#define MT_WF_PP_TOP_BASE 0x820cc0001192#define MT_WF_PP_TOP(ofs) (MT_WF_PP_TOP_BASE + (ofs))11931194#define MT_WF_PP_TOP_RXQ_WFDMA_CF_5 MT_WF_PP_TOP(0x0e8)1195#define MT_WF_PP_TOP_RXQ_QID6_WFDMA_HIF_SEL_MASK BIT(6)11961197#define MT_WF_IRPI_BASE 0x830000001198#define MT_WF_IRPI(ofs) (MT_WF_IRPI_BASE + (ofs))11991200#define MT_WF_IRPI_NSS(phy, nss) MT_WF_IRPI(0x6000 + ((phy) << 20) + ((nss) << 16))1201#define MT_WF_IRPI_NSS_MT7916(phy, nss) MT_WF_IRPI(0x1000 + ((phy) << 20) + ((nss) << 16))12021203/* PHY */1204#define MT_WF_PHY_BASE 0x830800001205#define MT_WF_PHY(ofs) (MT_WF_PHY_BASE + (ofs))12061207#define MT_WF_PHY_RX_CTRL1(_phy) MT_WF_PHY(0x2004 + ((_phy) << 16))1208#define MT_WF_PHY_RX_CTRL1_MT7916(_phy) MT_WF_PHY(0x2004 + ((_phy) << 20))1209#define MT_WF_PHY_RX_CTRL1_IPI_EN GENMASK(2, 0)1210#define MT_WF_PHY_RX_CTRL1_STSCNT_EN GENMASK(11, 9)12111212#define MT_WF_PHY_RXTD12(_phy) MT_WF_PHY(0x8230 + ((_phy) << 16))1213#define MT_WF_PHY_RXTD12_MT7916(_phy) MT_WF_PHY(0x8230 + ((_phy) << 20))1214#define MT_WF_PHY_RXTD12_IRPI_SW_CLR_ONLY BIT(18)1215#define MT_WF_PHY_RXTD12_IRPI_SW_CLR BIT(29)12161217#define MT_WF_PHY_TPC_CTRL_STAT(_phy) MT_WF_PHY(0xe7a0 + ((_phy) << 16))1218#define MT_WF_PHY_TPC_CTRL_STAT_MT7916(_phy) MT_WF_PHY(0xe7a0 + ((_phy) << 20))1219#define MT_WF_PHY_TPC_POWER GENMASK(15, 8)12201221#define MT_MCU_WM_CIRQ_BASE 0x890100001222#define MT_MCU_WM_CIRQ(ofs) (MT_MCU_WM_CIRQ_BASE + (ofs))1223#define MT_MCU_WM_CIRQ_IRQ_MASK_CLR_ADDR MT_MCU_WM_CIRQ(0x80)1224#define MT_MCU_WM_CIRQ_IRQ_SOFT_ADDR MT_MCU_WM_CIRQ(0xc0)1225#define MT_MCU_WM_CIRQ_EINT_MASK_CLR_ADDR MT_MCU_WM_CIRQ(0x108)1226#define MT_MCU_WM_CIRQ_EINT_SOFT_ADDR MT_MCU_WM_CIRQ(0x118)12271228#endif122912301231