Path: blob/main/sys/contrib/device-tree/include/dt-bindings/reset/k210-rst.h
48524 views
/* SPDX-License-Identifier: GPL-2.0+ */1/*2* Copyright (C) 2019 Sean Anderson <[email protected]>3* Copyright (c) 2020 Western Digital Corporation or its affiliates.4*/5#ifndef RESET_K210_SYSCTL_H6#define RESET_K210_SYSCTL_H78/*9* Kendryte K210 SoC system controller K210_SYSCTL_SOFT_RESET register bits.10* Taken from Kendryte SDK (kendryte-standalone-sdk).11*/12#define K210_RST_ROM 013#define K210_RST_DMA 114#define K210_RST_AI 215#define K210_RST_DVP 316#define K210_RST_FFT 417#define K210_RST_GPIO 518#define K210_RST_SPI0 619#define K210_RST_SPI1 720#define K210_RST_SPI2 821#define K210_RST_SPI3 922#define K210_RST_I2S0 1023#define K210_RST_I2S1 1124#define K210_RST_I2S2 1225#define K210_RST_I2C0 1326#define K210_RST_I2C1 1427#define K210_RST_I2C2 1528#define K210_RST_UART1 1629#define K210_RST_UART2 1730#define K210_RST_UART3 1831#define K210_RST_AES 1932#define K210_RST_FPIOA 2033#define K210_RST_TIMER0 2134#define K210_RST_TIMER1 2235#define K210_RST_TIMER2 2336#define K210_RST_WDT0 2437#define K210_RST_WDT1 2538#define K210_RST_SHA 2639#define K210_RST_RTC 294041#endif /* RESET_K210_SYSCTL_H */424344