Path: blob/main/sys/dev/ath/ath_hal/ar5211/ar5211desc.h
39566 views
/*-1* SPDX-License-Identifier: ISC2*3* Copyright (c) 2002-2008 Sam Leffler, Errno Consulting4* Copyright (c) 2002-2006 Atheros Communications, Inc.5*6* Permission to use, copy, modify, and/or distribute this software for any7* purpose with or without fee is hereby granted, provided that the above8* copyright notice and this permission notice appear in all copies.9*10* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES11* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF12* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR13* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES14* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN15* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF16* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.17*/18#ifndef _DEV_ATH_AR5211DESC_H19#define _DEV_ATH_AR5211DESC_H2021/*22* Defintions for the DMA descriptors used by the Atheros23* AR5211 and AR5110 Wireless Lan controller parts.24*/2526/* DMA descriptors */27struct ar5211_desc {28uint32_t ds_link; /* link pointer */29uint32_t ds_data; /* data buffer pointer */30uint32_t ds_ctl0; /* DMA control 0 */31uint32_t ds_ctl1; /* DMA control 1 */32uint32_t ds_status0; /* DMA status 0 */33uint32_t ds_status1; /* DMA status 1 */34} __packed;35#define AR5211DESC(_ds) ((struct ar5211_desc *)(_ds))36#define AR5211DESC_CONST(_ds) ((const struct ar5211_desc *)(_ds))3738/* TX ds_ctl0 */39#define AR_FrameLen 0x00000fff /* frame length */40/* bits 12-17 are reserved */41#define AR_XmitRate 0x003c0000 /* txrate */42#define AR_XmitRate_S 1843#define AR_RTSCTSEnable 0x00400000 /* RTS/CTS enable */44#define AR_VEOL 0x00800000 /* virtual end-of-list */45#define AR_ClearDestMask 0x01000000 /* Clear destination mask bit */46#define AR_AntModeXmit 0x1e000000 /* TX antenna seslection */47#define AR_AntModeXmit_S 2548#define AR_TxInterReq 0x20000000 /* TX interrupt request */49#define AR_EncryptKeyValid 0x40000000 /* EncryptKeyIdx is valid */50/* bit 31 is reserved */5152/* TX ds_ctl1 */53#define AR_BufLen 0x00000fff /* data buffer length */54#define AR_More 0x00001000 /* more desc in this frame */55#define AR_EncryptKeyIdx 0x000fe000 /* ecnrypt key table index */56#define AR_EncryptKeyIdx_S 1357#define AR_FrmType 0x00700000 /* frame type indication */58#define AR_FrmType_S 2059#define AR_Frm_Normal 0x00000000 /* normal frame */60#define AR_Frm_ATIM 0x00100000 /* ATIM frame */61#define AR_Frm_PSPOLL 0x00200000 /* PS poll frame */62#define AR_Frm_Beacon 0x00300000 /* Beacon frame */63#define AR_Frm_ProbeResp 0x00400000 /* no delay data */64#define AR_NoAck 0x00800000 /* No ACK flag */65/* bits 24-31 are reserved */6667/* RX ds_ctl1 */68/* AR_BufLen 0x00000fff data buffer length */69/* bit 12 is reserved */70#define AR_RxInterReq 0x00002000 /* RX interrupt request */71/* bits 14-31 are reserved */7273/* TX ds_status0 */74#define AR_FrmXmitOK 0x00000001 /* TX success */75#define AR_ExcessiveRetries 0x00000002 /* excessive retries */76#define AR_FIFOUnderrun 0x00000004 /* TX FIFO underrun */77#define AR_Filtered 0x00000008 /* TX filter indication */78/* NB: the spec has the Short+Long retry counts reversed */79#define AR_LongRetryCnt 0x000000f0 /* long retry count */80#define AR_LongRetryCnt_S 481#define AR_ShortRetryCnt 0x00000f00 /* short retry count */82#define AR_ShortRetryCnt_S 883#define AR_VirtCollCnt 0x0000f000 /* virtual collision count */84#define AR_VirtCollCnt_S 1285#define AR_SendTimestamp 0xffff0000 /* TX timestamp */86#define AR_SendTimestamp_S 168788/* RX ds_status0 */89#define AR_DataLen 0x00000fff /* RX data length */90/* AR_More 0x00001000 more desc in this frame */91/* bits 13-14 are reserved */92#define AR_RcvRate 0x00078000 /* reception rate */93#define AR_RcvRate_S 1594#define AR_RcvSigStrength 0x07f80000 /* receive signal strength */95#define AR_RcvSigStrength_S 1996#define AR_RcvAntenna 0x38000000 /* receive antenaa */97#define AR_RcvAntenna_S 2798/* bits 30-31 are reserved */99100/* TX ds_status1 */101#define AR_Done 0x00000001 /* descripter complete */102#define AR_SeqNum 0x00001ffe /* TX sequence number */103#define AR_SeqNum_S 1104#define AR_AckSigStrength 0x001fe000 /* strength of ACK */105#define AR_AckSigStrength_S 13106/* bits 21-31 are reserved */107108/* RX ds_status1 */109/* AR_Done 0x00000001 descripter complete */110#define AR_FrmRcvOK 0x00000002 /* frame reception success */111#define AR_CRCErr 0x00000004 /* CRC error */112/* bit 3 reserved */113#define AR_DecryptCRCErr 0x00000010 /* Decryption CRC fiailure */114#define AR_PHYErr 0x000000e0 /* PHY error */115#define AR_PHYErr_S 5116#define AR_PHYErr_Underrun 0x00000000 /* Transmit underrun */117#define AR_PHYErr_Tim 0x00000020 /* Timing error */118#define AR_PHYErr_Par 0x00000040 /* Parity error */119#define AR_PHYErr_Rate 0x00000060 /* Illegal rate */120#define AR_PHYErr_Len 0x00000080 /* Illegal length */121#define AR_PHYErr_Radar 0x000000a0 /* Radar detect */122#define AR_PHYErr_Srv 0x000000c0 /* Illegal service */123#define AR_PHYErr_TOR 0x000000e0 /* Transmit override receive */124#define AR_KeyIdxValid 0x00000100 /* decryption key index valid */125#define AR_KeyIdx 0x00007e00 /* Decryption key index */126#define AR_KeyIdx_S 9127#define AR_RcvTimestamp 0x0fff8000 /* timestamp */128#define AR_RcvTimestamp_S 15129#define AR_KeyCacheMiss 0x10000000 /* key cache miss indication */130131#endif /* _DEV_ATH_AR5211DESC_H_ */132133134