Path: blob/main/sys/dev/ath/ath_hal/ar5212/ar5212_gpio.c
39566 views
/*-1* SPDX-License-Identifier: ISC2*3* Copyright (c) 2002-2008 Sam Leffler, Errno Consulting4* Copyright (c) 2002-2008 Atheros Communications, Inc.5*6* Permission to use, copy, modify, and/or distribute this software for any7* purpose with or without fee is hereby granted, provided that the above8* copyright notice and this permission notice appear in all copies.9*10* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES11* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF12* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR13* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES14* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN15* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF16* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.17*/18#include "opt_ah.h"1920#include "ah.h"21#include "ah_internal.h"22#include "ah_devid.h"23#ifdef AH_DEBUG24#include "ah_desc.h" /* NB: for HAL_PHYERR* */25#endif2627#include "ar5212/ar5212.h"28#include "ar5212/ar5212reg.h"29#include "ar5212/ar5212phy.h"3031#define AR_NUM_GPIO 6 /* 6 GPIO pins */32#define AR_GPIOD_MASK 0x0000002F /* GPIO data reg r/w mask */3334/*35* Configure GPIO Output lines36*/37HAL_BOOL38ar5212GpioCfgOutput(struct ath_hal *ah, uint32_t gpio, HAL_GPIO_MUX_TYPE type)39{40HALASSERT(gpio < AR_NUM_GPIO);4142/*43* NB: AR_GPIOCR_CR_A(pin) is all 1's so there's no need44* to clear the field before or'ing in the new value.45*/46OS_REG_WRITE(ah, AR_GPIOCR,47OS_REG_READ(ah, AR_GPIOCR) | AR_GPIOCR_CR_A(gpio));4849return AH_TRUE;50}5152/*53* Configure GPIO Input lines54*/55HAL_BOOL56ar5212GpioCfgInput(struct ath_hal *ah, uint32_t gpio)57{58HALASSERT(gpio < AR_NUM_GPIO);5960OS_REG_WRITE(ah, AR_GPIOCR,61(OS_REG_READ(ah, AR_GPIOCR) &~ AR_GPIOCR_CR_A(gpio))62| AR_GPIOCR_CR_N(gpio));6364return AH_TRUE;65}6667/*68* Once configured for I/O - set output lines69*/70HAL_BOOL71ar5212GpioSet(struct ath_hal *ah, uint32_t gpio, uint32_t val)72{73uint32_t reg;7475HALASSERT(gpio < AR_NUM_GPIO);7677reg = OS_REG_READ(ah, AR_GPIODO);78reg &= ~(1 << gpio);79reg |= (val&1) << gpio;8081OS_REG_WRITE(ah, AR_GPIODO, reg);82return AH_TRUE;83}8485/*86* Once configured for I/O - get input lines87*/88uint32_t89ar5212GpioGet(struct ath_hal *ah, uint32_t gpio)90{91if (gpio < AR_NUM_GPIO) {92uint32_t val = OS_REG_READ(ah, AR_GPIODI);93val = ((val & AR_GPIOD_MASK) >> gpio) & 0x1;94return val;95} else {96return 0xffffffff;97}98}99100/*101* Set the GPIO Interrupt102*/103void104ar5212GpioSetIntr(struct ath_hal *ah, u_int gpio, uint32_t ilevel)105{106uint32_t val;107108/* XXX bounds check gpio */109val = OS_REG_READ(ah, AR_GPIOCR);110val &= ~(AR_GPIOCR_CR_A(gpio) |111AR_GPIOCR_INT_MASK | AR_GPIOCR_INT_ENA | AR_GPIOCR_INT_SEL);112val |= AR_GPIOCR_CR_N(gpio) | AR_GPIOCR_INT(gpio) | AR_GPIOCR_INT_ENA;113if (ilevel)114val |= AR_GPIOCR_INT_SELH; /* interrupt on pin high */115else116val |= AR_GPIOCR_INT_SELL; /* interrupt on pin low */117118/* Don't need to change anything for low level interrupt. */119OS_REG_WRITE(ah, AR_GPIOCR, val);120121/* Change the interrupt mask. */122(void) ar5212SetInterrupts(ah, AH5212(ah)->ah_maskReg | HAL_INT_GPIO);123}124125126