Path: blob/main/sys/dev/ath/ath_hal/ar5212/ar5212desc.h
39566 views
/*-1* SPDX-License-Identifier: ISC2*3* Copyright (c) 2002-2008 Sam Leffler, Errno Consulting4* Copyright (c) 2002-2008 Atheros Communications, Inc.5*6* Permission to use, copy, modify, and/or distribute this software for any7* purpose with or without fee is hereby granted, provided that the above8* copyright notice and this permission notice appear in all copies.9*10* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES11* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF12* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR13* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES14* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN15* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF16* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.17*/18#ifndef _ATH_AR5212_DESC_H_19#define _ATH_AR5212_DESC_H_2021/*22* Hardware-specific descriptor structures.23*/2425/*26* AR5212-specific tx/rx descriptor definition.27*/28struct ar5212_desc {29uint32_t ds_link; /* link pointer */30uint32_t ds_data; /* data buffer pointer */31uint32_t ds_ctl0; /* DMA control 0 */32uint32_t ds_ctl1; /* DMA control 1 */33union {34struct { /* xmit format */35uint32_t ctl2; /* DMA control 2 */36uint32_t ctl3; /* DMA control 3 */37uint32_t status0;/* DMA status 0 */38uint32_t status1;/* DMA status 1 */39} tx;40struct { /* recv format */41uint32_t status0;/* DMA status 0 */42uint32_t status1;/* DMA status 1 */43} rx;44} u;45} __packed;46#define AR5212DESC(_ds) ((struct ar5212_desc *)(_ds))47#define AR5212DESC_CONST(_ds) ((const struct ar5212_desc *)(_ds))4849#define ds_ctl2 u.tx.ctl250#define ds_ctl3 u.tx.ctl351#define ds_txstatus0 u.tx.status052#define ds_txstatus1 u.tx.status153#define ds_rxstatus0 u.rx.status054#define ds_rxstatus1 u.rx.status15556/* TX ds_ctl0 */57#define AR_FrameLen 0x00000fff /* frame length */58/* bits 12-15 are reserved */59#define AR_XmitPower 0x003f0000 /* transmit power control */60#define AR_XmitPower_S 1661#define AR_RTSCTSEnable 0x00400000 /* RTS/CTS protocol enable */62#define AR_VEOL 0x00800000 /* virtual end-of-list */63#define AR_ClearDestMask 0x01000000 /* Clear destination mask bit */64#define AR_AntModeXmit 0x1e000000 /* TX antenna seslection */65#define AR_AntModeXmit_S 2566#define AR_TxInterReq 0x20000000 /* TX interrupt request */67#define AR_DestIdxValid 0x40000000 /* destination index valid */68#define AR_CTSEnable 0x80000000 /* precede frame with CTS */6970/* TX ds_ctl1 */71#define AR_BufLen 0x00000fff /* data buffer length */72#define AR_More 0x00001000 /* more desc in this frame */73#define AR_DestIdx 0x000fe000 /* destination table index */74#define AR_DestIdx_S 1375#define AR_FrmType 0x00f00000 /* frame type indication */76#define AR_FrmType_S 2077#define AR_NoAck 0x01000000 /* No ACK flag */78#define AR_CompProc 0x06000000 /* compression processing */79#define AR_CompProc_S 2580#define AR_CompIVLen 0x18000000 /* length of frame IV */81#define AR_CompIVLen_S 2782#define AR_CompICVLen 0x60000000 /* length of frame ICV */83#define AR_CompICVLen_S 2984/* bit 31 is reserved */8586/* TX ds_ctl2 */87#define AR_RTSCTSDuration 0x00007fff /* RTS/CTS duration */88#define AR_RTSCTSDuration_S 089#define AR_DurUpdateEna 0x00008000 /* frame duration update ctl */90#define AR_XmitDataTries0 0x000f0000 /* series 0 max attempts */91#define AR_XmitDataTries0_S 1692#define AR_XmitDataTries1 0x00f00000 /* series 1 max attempts */93#define AR_XmitDataTries1_S 2094#define AR_XmitDataTries2 0x0f000000 /* series 2 max attempts */95#define AR_XmitDataTries2_S 2496#define AR_XmitDataTries3 0xf0000000 /* series 3 max attempts */97#define AR_XmitDataTries3_S 289899/* TX ds_ctl3 */100#define AR_XmitRate0 0x0000001f /* series 0 tx rate */101#define AR_XmitRate0_S 0102#define AR_XmitRate1 0x000003e0 /* series 1 tx rate */103#define AR_XmitRate1_S 5104#define AR_XmitRate2 0x00007c00 /* series 2 tx rate */105#define AR_XmitRate2_S 10106#define AR_XmitRate3 0x000f8000 /* series 3 tx rate */107#define AR_XmitRate3_S 15108#define AR_RTSCTSRate 0x01f00000 /* RTS or CTS rate */109#define AR_RTSCTSRate_S 20110/* bits 25-31 are reserved */111112/* RX ds_ctl1 */113/* AR_BufLen 0x00000fff data buffer length */114/* bit 12 is reserved */115#define AR_RxInterReq 0x00002000 /* RX interrupt request */116/* bits 14-31 are reserved */117118/* TX ds_txstatus0 */119#define AR_FrmXmitOK 0x00000001 /* TX success */120#define AR_ExcessiveRetries 0x00000002 /* excessive retries */121#define AR_FIFOUnderrun 0x00000004 /* TX FIFO underrun */122#define AR_Filtered 0x00000008 /* TX filter indication */123#define AR_RTSFailCnt 0x000000f0 /* RTS failure count */124#define AR_RTSFailCnt_S 4125#define AR_DataFailCnt 0x00000f00 /* Data failure count */126#define AR_DataFailCnt_S 8127#define AR_VirtCollCnt 0x0000f000 /* virtual collision count */128#define AR_VirtCollCnt_S 12129#define AR_SendTimestamp 0xffff0000 /* TX timestamp */130#define AR_SendTimestamp_S 16131132/* RX ds_rxstatus0 */133#define AR_DataLen 0x00000fff /* RX data length */134/* AR_More 0x00001000 more desc in this frame */135#define AR_DecompCRCErr 0x00002000 /* decompression CRC error */136/* bit 14 is reserved */137#define AR_RcvRate 0x000f8000 /* reception rate */138#define AR_RcvRate_S 15139#define AR_RcvSigStrength 0x0ff00000 /* receive signal strength */140#define AR_RcvSigStrength_S 20141#define AR_RcvAntenna 0xf0000000 /* receive antenaa */142#define AR_RcvAntenna_S 28143144/* TX ds_txstatus1 */145#define AR_Done 0x00000001 /* descripter complete */146#define AR_SeqNum 0x00001ffe /* TX sequence number */147#define AR_SeqNum_S 1148#define AR_AckSigStrength 0x001fe000 /* strength of ACK */149#define AR_AckSigStrength_S 13150#define AR_FinalTSIndex 0x00600000 /* final TX attempt series ix */151#define AR_FinalTSIndex_S 21152#define AR_CompSuccess 0x00800000 /* compression status */153#define AR_XmitAtenna 0x01000000 /* transmit antenna */154/* bits 25-31 are reserved */155156/* RX ds_rxstatus1 */157/* AR_Done 0x00000001 descripter complete */158#define AR_FrmRcvOK 0x00000002 /* frame reception success */159#define AR_CRCErr 0x00000004 /* CRC error */160#define AR_DecryptCRCErr 0x00000008 /* Decryption CRC fiailure */161#define AR_PHYErr 0x00000010 /* PHY error */162#define AR_MichaelErr 0x00000020 /* Michae MIC decrypt error */163/* bits 6-7 are reserved */164#define AR_KeyIdxValid 0x00000100 /* decryption key index valid */165#define AR_KeyIdx 0x0000fe00 /* Decryption key index */166#define AR_KeyIdx_S 9167#define AR_RcvTimestamp 0x7fff0000 /* timestamp */168#define AR_RcvTimestamp_S 16169#define AR_KeyCacheMiss 0x80000000 /* key cache miss indication */170171/* NB: phy error code overlays key index and valid fields */172#define AR_PHYErrCode 0x0000ff00 /* PHY error code */173#define AR_PHYErrCode_S 8174175#endif /* _ATH_AR5212_DESC_H_ */176177178