Path: blob/main/sys/dev/ath/ath_hal/ar5212/ar5212phy.h
39566 views
/*-1* SPDX-License-Identifier: ISC2*3* Copyright (c) 2002-2008 Sam Leffler, Errno Consulting4* Copyright (c) 2002-2008 Atheros Communications, Inc.5*6* Permission to use, copy, modify, and/or distribute this software for any7* purpose with or without fee is hereby granted, provided that the above8* copyright notice and this permission notice appear in all copies.9*10* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES11* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF12* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR13* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES14* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN15* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF16* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.17*/18#ifndef _DEV_ATH_AR5212PHY_H_19#define _DEV_ATH_AR5212PHY_H_2021/* PHY registers */22#define AR_PHY_BASE 0x9800 /* base address of phy regs */23#define AR_PHY(_n) (AR_PHY_BASE + ((_n)<<2))2425#define AR_PHY_TEST 0x9800 /* PHY test control */26#define PHY_AGC_CLR 0x10000000 /* disable AGC to A2 */2728#define AR_PHY_TESTCTRL 0x9808 /* PHY Test Control/Status */29#define AR_PHY_TESTCTRL_TXHOLD 0x3800 /* Select Tx hold */30#define AR_PHY_TESTCTRL_TXSRC_ALT 0x00000080 /* Select input to tsdac along with bit 1 */31#define AR_PHY_TESTCTRL_TXSRC_ALT_S 732#define AR_PHY_TESTCTRL_TXSRC_SRC 0x00000002 /* Used with bit 7 */33#define AR_PHY_TESTCTRL_TXSRC_SRC_S 13435#define AR_PHY_TURBO 0x9804 /* frame control register */36#define AR_PHY_FC_TURBO_MODE 0x00000001 /* Set turbo mode bits */37#define AR_PHY_FC_TURBO_SHORT 0x00000002 /* Set short symbols to turbo mode setting */38#define AR_PHY_FC_TURBO_MIMO 0x00000004 /* Set turbo for mimo mode */3940#define AR_PHY_TIMING3 0x9814 /* Timing control 3 */41#define AR_PHY_TIMING3_DSC_MAN 0xFFFE000042#define AR_PHY_TIMING3_DSC_MAN_S 1743#define AR_PHY_TIMING3_DSC_EXP 0x0001E00044#define AR_PHY_TIMING3_DSC_EXP_S 134546#define AR_PHY_CHIP_ID 0x9818 /* PHY chip revision ID */47#define AR_PHY_CHIP_ID_REV_2 0x42 /* 5212 Rev 2 BB w. TPC fix */48#define AR_PHY_CHIP_ID_REV_3 0x43 /* 5212 Rev 3 5213 */49#define AR_PHY_CHIP_ID_REV_4 0x44 /* 5212 Rev 4 2313 and up */5051#define AR_PHY_ACTIVE 0x981C /* activation register */52#define AR_PHY_ACTIVE_EN 0x00000001 /* Activate PHY chips */53#define AR_PHY_ACTIVE_DIS 0x00000000 /* Deactivate PHY chips */5455#define AR_PHY_TX_CTL 0x982456#define AR_PHY_TX_FRAME_TO_TX_DATA_START 0x0000000f57#define AR_PHY_TX_FRAME_TO_TX_DATA_START_S 05859#define AR_PHY_ADC_CTL 0x982C60#define AR_PHY_ADC_CTL_OFF_INBUFGAIN 0x0000000361#define AR_PHY_ADC_CTL_OFF_INBUFGAIN_S 062#define AR_PHY_ADC_CTL_OFF_PWDDAC 0x0000200063#define AR_PHY_ADC_CTL_OFF_PWDBANDGAP 0x00004000 /* BB Rev 4.2+ only */64#define AR_PHY_ADC_CTL_OFF_PWDADC 0x00008000 /* BB Rev 4.2+ only */65#define AR_PHY_ADC_CTL_ON_INBUFGAIN 0x0003000066#define AR_PHY_ADC_CTL_ON_INBUFGAIN_S 166768#define AR_PHY_BB_XP_PA_CTL 0x983869#define AR_PHY_BB_XPAA_ACTIVE_HIGH 0x0000000170#define AR_PHY_BB_XPAB_ACTIVE_HIGH 0x0000000271#define AR_PHY_BB_XPAB_ACTIVE_HIGH_S 17273#define AR_PHY_TSTDAC_CONST 0x983C74#define AR_PHY_TSTDAC_CONST_Q 0x0003FE0075#define AR_PHY_TSTDAC_CONST_Q_S 976#define AR_PHY_TSTDAC_CONST_I 0x000001FF7778#define AR_PHY_SETTLING 0x984479#define AR_PHY_SETTLING_AGC 0x0000007F80#define AR_PHY_SETTLING_AGC_S 081#define AR_PHY_SETTLING_SWITCH 0x00003F8082#define AR_PHY_SETTLING_SWITCH_S 78384#define AR_PHY_RXGAIN 0x984885#define AR_PHY_RXGAIN_TXRX_ATTEN 0x0003F00086#define AR_PHY_RXGAIN_TXRX_ATTEN_S 1287#define AR_PHY_RXGAIN_TXRX_RF_MAX 0x007C000088#define AR_PHY_RXGAIN_TXRX_RF_MAX_S 188990#define AR_PHY_DESIRED_SZ 0x985091#define AR_PHY_DESIRED_SZ_ADC 0x000000FF92#define AR_PHY_DESIRED_SZ_ADC_S 093#define AR_PHY_DESIRED_SZ_PGA 0x0000FF0094#define AR_PHY_DESIRED_SZ_PGA_S 895#define AR_PHY_DESIRED_SZ_TOT_DES 0x0FF0000096#define AR_PHY_DESIRED_SZ_TOT_DES_S 209798#define AR_PHY_FIND_SIG 0x985899#define AR_PHY_FIND_SIG_FIRSTEP 0x0003F000100#define AR_PHY_FIND_SIG_FIRSTEP_S 12101#define AR_PHY_FIND_SIG_FIRPWR 0x03FC0000102#define AR_PHY_FIND_SIG_FIRPWR_S 18103104#define AR_PHY_AGC_CTL1 0x985C105#define AR_PHY_AGC_CTL1_COARSE_LOW 0x00007F80106#define AR_PHY_AGC_CTL1_COARSE_LOW_S 7107#define AR_PHY_AGC_CTL1_COARSE_HIGH 0x003F8000108#define AR_PHY_AGC_CTL1_COARSE_HIGH_S 15109110#define AR_PHY_AGC_CONTROL 0x9860 /* chip calibration and noise floor setting */111#define AR_PHY_AGC_CONTROL_CAL 0x00000001 /* do internal calibration */112#define AR_PHY_AGC_CONTROL_NF 0x00000002 /* do noise-floor calculation */113#define AR_PHY_AGC_CONTROL_ENABLE_NF 0x00008000 /* Enable noise floor calibration to happen */114#define AR_PHY_AGC_CONTROL_FLTR_CAL 0x00010000 /* Allow Filter calibration */115#define AR_PHY_AGC_CONTROL_NO_UPDATE_NF 0x00020000 /* Don't update noise floor automatically */116117#define AR_PHY_SFCORR_LOW 0x986C118#define AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW 0x00000001119#define AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW 0x00003F00120#define AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW_S 8121#define AR_PHY_SFCORR_LOW_M1_THRESH_LOW 0x001FC000122#define AR_PHY_SFCORR_LOW_M1_THRESH_LOW_S 14123#define AR_PHY_SFCORR_LOW_M2_THRESH_LOW 0x0FE00000124#define AR_PHY_SFCORR_LOW_M2_THRESH_LOW_S 21125126#define AR_PHY_SFCORR 0x9868127#define AR_PHY_SFCORR_M2COUNT_THR 0x0000001F128#define AR_PHY_SFCORR_M2COUNT_THR_S 0129#define AR_PHY_SFCORR_M1_THRESH 0x00FE0000130#define AR_PHY_SFCORR_M1_THRESH_S 17131#define AR_PHY_SFCORR_M2_THRESH 0x7F000000132#define AR_PHY_SFCORR_M2_THRESH_S 24133134#define AR_PHY_SLEEP_CTR_CONTROL 0x9870135#define AR_PHY_SLEEP_CTR_LIMIT 0x9874136#define AR_PHY_SLEEP_SCAL 0x9878137138#define AR_PHY_PLL_CTL 0x987c /* PLL control register */139#define AR_PHY_PLL_CTL_40 0xaa /* 40 MHz */140#define AR_PHY_PLL_CTL_44 0xab /* 44 MHz for 11b, 11g */141#define AR_PHY_PLL_CTL_44_5112 0xeb /* 44 MHz for 11b, 11g */142#define AR_PHY_PLL_CTL_40_5112 0xea /* 40 MHz for 11a, turbos */143#define AR_PHY_PLL_CTL_40_5413 0x04 /* 40 MHz for 11a, turbos with 5413 */144#define AR_PHY_PLL_CTL_HALF 0x100 /* Half clock for 1/2 chan width */145#define AR_PHY_PLL_CTL_QUARTER 0x200 /* Quarter clock for 1/4 chan width */146147#define AR_PHY_BIN_MASK_1 0x9900148#define AR_PHY_BIN_MASK_2 0x9904149#define AR_PHY_BIN_MASK_3 0x9908150151#define AR_PHY_MASK_CTL 0x990c /* What are these for?? */152#define AR_PHY_MASK_CTL_MASK_4 0x00003FFF153#define AR_PHY_MASK_CTL_MASK_4_S 0154#define AR_PHY_MASK_CTL_RATE 0xFF000000155#define AR_PHY_MASK_CTL_RATE_S 24156157#define AR_PHY_RX_DELAY 0x9914 /* analog pow-on time (100ns) */158#define AR_PHY_RX_DELAY_DELAY 0x00003FFF /* delay from wakeup to rx ena */159160#define AR_PHY_TIMING_CTRL4 0x9920 /* timing control */161#define AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF 0x01F /* Mask for kcos_theta-1 for q correction */162#define AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF_S 0 /* shift for Q_COFF */163#define AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF 0x7E0 /* Mask for sin_theta for i correction */164#define AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF_S 5 /* Shift for sin_theta for i correction */165#define AR_PHY_TIMING_CTRL4_IQCORR_ENABLE 0x800 /* enable IQ correction */166#define AR_PHY_TIMING_CTRL4_IQCAL_LOG_COUNT_MAX 0xF000 /* Mask for max number of samples (logarithmic) */167#define AR_PHY_TIMING_CTRL4_IQCAL_LOG_COUNT_MAX_S 12 /* Shift for max number of samples */168#define AR_PHY_TIMING_CTRL4_DO_IQCAL 0x10000 /* perform IQ calibration */169#define AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER 0x40000000 /* Enable spur filter */170#define AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK 0x20000000171#define AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK 0x10000000172173#define AR_PHY_TIMING5 0x9924174#define AR_PHY_TIMING5_CYCPWR_THR1 0x000000FE175#define AR_PHY_TIMING5_CYCPWR_THR1_S 1176177#define AR_PHY_PAPD_PROBE 0x9930178#define AR_PHY_PAPD_PROBE_POWERTX 0x00007E00179#define AR_PHY_PAPD_PROBE_POWERTX_S 9180#define AR_PHY_PAPD_PROBE_NEXT_TX 0x00008000 /* command to take next reading */181#define AR_PHY_PAPD_PROBE_TYPE 0x01800000182#define AR_PHY_PAPD_PROBE_TYPE_S 23183#define AR_PHY_PAPD_PROBE_TYPE_OFDM 0184#define AR_PHY_PAPD_PROBE_TYPE_CCK 2185#define AR_PHY_PAPD_PROBE_GAINF 0xFE000000186#define AR_PHY_PAPD_PROBE_GAINF_S 25187188#define AR_PHY_POWER_TX_RATE1 0x9934189#define AR_PHY_POWER_TX_RATE2 0x9938190#define AR_PHY_POWER_TX_RATE_MAX 0x993c191#define AR_PHY_POWER_TX_RATE_MAX_TPC_ENABLE 0x00000040192193#define AR_PHY_FRAME_CTL 0x9944194#define AR_PHY_FRAME_CTL_TX_CLIP 0x00000038195#define AR_PHY_FRAME_CTL_TX_CLIP_S 3196#define AR_PHY_FRAME_CTL_ERR_SERV 0x20000000197#define AR_PHY_FRAME_CTL_ERR_SERV_S 29198#define AR_PHY_FRAME_CTL_EMU_M 0x80000000199#define AR_PHY_FRAME_CTL_EMU_S 31200#define AR_PHY_FRAME_CTL_WINLEN 0x00000003201#define AR_PHY_FRAME_CTL_WINLEN_S 0202203#define AR_PHY_TXPWRADJ 0x994C /* BB Rev 4.2+ only */204#define AR_PHY_TXPWRADJ_CCK_GAIN_DELTA 0x00000FC0205#define AR_PHY_TXPWRADJ_CCK_GAIN_DELTA_S 6206#define AR_PHY_TXPWRADJ_CCK_PCDAC_INDEX 0x00FC0000207#define AR_PHY_TXPWRADJ_CCK_PCDAC_INDEX_S 18208209#define AR_PHY_RADAR_0 0x9954 /* radar detection settings */210#define AR_PHY_RADAR_0_ENA 0x00000001 /* Enable radar detection */211#define AR_PHY_RADAR_0_INBAND 0x0000003e /* Inband pulse threshold */212#define AR_PHY_RADAR_0_INBAND_S 1213#define AR_PHY_RADAR_0_PRSSI 0x00000FC0 /* Pulse rssi threshold */214#define AR_PHY_RADAR_0_PRSSI_S 6215#define AR_PHY_RADAR_0_HEIGHT 0x0003F000 /* Pulse height threshold */216#define AR_PHY_RADAR_0_HEIGHT_S 12217#define AR_PHY_RADAR_0_RRSSI 0x00FC0000 /* Radar rssi threshold */218#define AR_PHY_RADAR_0_RRSSI_S 18219#define AR_PHY_RADAR_0_FIRPWR 0x7F000000 /* Radar firpwr threshold */220#define AR_PHY_RADAR_0_FIRPWR_S 24221222/* ar5413 specific */223#define AR_PHY_RADAR_2 0x9958 /* radar detection settings */224#define AR_PHY_RADAR_2_ENRELSTEPCHK 0x00002000 /* Enable using max rssi */225#define AR_PHY_RADAR_2_ENMAXRSSI 0x00004000 /* Enable using max rssi */226#define AR_PHY_RADAR_2_BLOCKOFDMWEAK 0x00008000 /* En block OFDM weak sig as radar */227#define AR_PHY_RADAR_2_USEFIR128 0x00400000 /* En measuring pwr over 128 cycles */228#define AR_PHY_RADAR_2_ENRELPWRCHK 0x00800000 /* Enable using max rssi */229#define AR_PHY_RADAR_2_MAXLEN 0x000000FF /* Max Pulse duration threshold */230#define AR_PHY_RADAR_2_MAXLEN_S 0231#define AR_PHY_RADAR_2_RELSTEP 0x00001F00 /* Pulse relative step threshold */232#define AR_PHY_RADAR_2_RELSTEP_S 8233#define AR_PHY_RADAR_2_RELPWR 0x003F0000 /* pulse relative power threshold */234#define AR_PHY_RADAR_2_RELPWR_S 16235236#define AR_PHY_SIGMA_DELTA 0x996C /* AR5312 only */237#define AR_PHY_SIGMA_DELTA_ADC_SEL 0x00000003238#define AR_PHY_SIGMA_DELTA_ADC_SEL_S 0239#define AR_PHY_SIGMA_DELTA_FILT2 0x000000F8240#define AR_PHY_SIGMA_DELTA_FILT2_S 3241#define AR_PHY_SIGMA_DELTA_FILT1 0x00001F00242#define AR_PHY_SIGMA_DELTA_FILT1_S 8243#define AR_PHY_SIGMA_DELTA_ADC_CLIP 0x01FFE000244#define AR_PHY_SIGMA_DELTA_ADC_CLIP_S 13245246#define AR_PHY_RESTART 0x9970 /* restart */247#define AR_PHY_RESTART_DIV_GC 0x001C0000 /* bb_ant_fast_div_gc_limit */248#define AR_PHY_RESTART_DIV_GC_S 18249250#define AR_PHY_RFBUS_REQ 0x997C251#define AR_PHY_RFBUS_REQ_REQUEST 0x00000001252253#define AR_PHY_TIMING7 0x9980 /* Spur mitigation masks */254#define AR_PHY_TIMING8 0x9984255#define AR_PHY_TIMING8_PILOT_MASK_2 0x000FFFFF256#define AR_PHY_TIMING8_PILOT_MASK_2_S 0257258#define AR_PHY_BIN_MASK2_1 0x9988259#define AR_PHY_BIN_MASK2_2 0x998c260#define AR_PHY_BIN_MASK2_3 0x9990261#define AR_PHY_BIN_MASK2_4 0x9994262#define AR_PHY_BIN_MASK2_4_MASK_4 0x00003FFF263#define AR_PHY_BIN_MASK2_4_MASK_4_S 0264265#define AR_PHY_TIMING9 0x9998266#define AR_PHY_TIMING10 0x999c267#define AR_PHY_TIMING10_PILOT_MASK_2 0x000FFFFF268#define AR_PHY_TIMING10_PILOT_MASK_2_S 0269270#define AR_PHY_TIMING11 0x99a0 /* Spur Mitigation control */271#define AR_PHY_TIMING11_SPUR_DELTA_PHASE 0x000FFFFF272#define AR_PHY_TIMING11_SPUR_DELTA_PHASE_S 0273#define AR_PHY_TIMING11_SPUR_FREQ_SD 0x3FF00000274#define AR_PHY_TIMING11_SPUR_FREQ_SD_S 20275#define AR_PHY_TIMING11_USE_SPUR_IN_AGC 0x40000000276#define AR_PHY_TIMING11_USE_SPUR_IN_SELFCOR 0x80000000277278#define AR_PHY_HEAVY_CLIP_ENABLE 0x99E0279280#define AR_PHY_M_SLEEP 0x99f0 /* sleep control registers */281#define AR_PHY_REFCLKDLY 0x99f4282#define AR_PHY_REFCLKPD 0x99f8283284/* PHY IQ calibration results */285#define AR_PHY_IQCAL_RES_PWR_MEAS_I 0x9c10 /* power measurement for I */286#define AR_PHY_IQCAL_RES_PWR_MEAS_Q 0x9c14 /* power measurement for Q */287#define AR_PHY_IQCAL_RES_IQ_CORR_MEAS 0x9c18 /* IQ correlation measurement */288289#define AR_PHY_CURRENT_RSSI 0x9c1c /* rssi of current frame rx'd */290291#define AR_PHY_RFBUS_GNT 0x9c20292#define AR_PHY_RFBUS_GNT_GRANT 0x1293294#define AR_PHY_PCDAC_TX_POWER_0 0xA180295#define AR_PHY_PCDAC_TX_POWER(_n) (AR_PHY_PCDAC_TX_POWER_0 + ((_n)<<2))296297#define AR_PHY_MODE 0xA200 /* Mode register */298#define AR_PHY_MODE_QUARTER 0x40 /* Quarter Rate */299#define AR_PHY_MODE_HALF 0x20 /* Half Rate */300#define AR_PHY_MODE_AR5112 0x08 /* AR5112 */301#define AR_PHY_MODE_AR5111 0x00 /* AR5111/AR2111 */302#define AR_PHY_MODE_DYNAMIC 0x04 /* dynamic CCK/OFDM mode */303#define AR_PHY_MODE_RF2GHZ 0x02 /* 2.4 GHz */304#define AR_PHY_MODE_RF5GHZ 0x00 /* 5 GHz */305#define AR_PHY_MODE_CCK 0x01 /* CCK */306#define AR_PHY_MODE_OFDM 0x00 /* OFDM */307#define AR_PHY_MODE_DYN_CCK_DISABLE 0x100 /* Disable dynamic CCK detection */308309#define AR_PHY_CCK_TX_CTRL 0xA204310#define AR_PHY_CCK_TX_CTRL_JAPAN 0x00000010311312#define AR_PHY_CCK_DETECT 0xA208313#define AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK 0x0000003F314#define AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK_S 0315#define AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV 0x2000316317#define AR_PHY_GAIN_2GHZ 0xA20C318#define AR_PHY_GAIN_2GHZ_RXTX_MARGIN 0x00FC0000319#define AR_PHY_GAIN_2GHZ_RXTX_MARGIN_S 18320321#define AR_PHY_CCK_RXCTRL4 0xA21C322#define AR_PHY_CCK_RXCTRL4_FREQ_EST_SHORT 0x01F80000323#define AR_PHY_CCK_RXCTRL4_FREQ_EST_SHORT_S 19324325#define AR_PHY_DAG_CTRLCCK 0xA228326#define AR_PHY_DAG_CTRLCCK_EN_RSSI_THR 0x00000200 /* BB Rev 4.2+ only */327#define AR_PHY_DAG_CTRLCCK_RSSI_THR 0x0001FC00 /* BB Rev 4.2+ only */328#define AR_PHY_DAG_CTRLCCK_RSSI_THR_S 10 /* BB Rev 4.2+ only */329330#define AR_PHY_POWER_TX_RATE3 0xA234331#define AR_PHY_POWER_TX_RATE4 0xA238332333#define AR_PHY_FAST_ADC 0xA24C334#define AR_PHY_BLUETOOTH 0xA254335336#define AR_PHY_TPCRG1 0xA258 /* ar2413 power control */337#define AR_PHY_TPCRG1_NUM_PD_GAIN 0x0000c000338#define AR_PHY_TPCRG1_NUM_PD_GAIN_S 14339#define AR_PHY_TPCRG1_PDGAIN_SETTING1 0x00030000340#define AR_PHY_TPCRG1_PDGAIN_SETTING1_S 16341#define AR_PHY_TPCRG1_PDGAIN_SETTING2 0x000c0000342#define AR_PHY_TPCRG1_PDGAIN_SETTING2_S 18343#define AR_PHY_TPCRG1_PDGAIN_SETTING3 0x00300000344#define AR_PHY_TPCRG1_PDGAIN_SETTING3_S 20345346#define AR_PHY_TPCRG5 0xA26C /* ar2413 power control */347#define AR_PHY_TPCRG5_PD_GAIN_OVERLAP 0x0000000F348#define AR_PHY_TPCRG5_PD_GAIN_OVERLAP_S 0349#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1 0x000003F0350#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1_S 4351#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2 0x0000FC00352#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2_S 10353#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3 0x003F0000354#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3_S 16355#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4 0x0FC00000356#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4_S 22357358#endif /* _DEV_ATH_AR5212PHY_H_ */359360361