Path: blob/main/sys/dev/ath/ath_hal/ar5312/ar5312reg.h
39566 views
/*-1* SPDX-License-Identifier: ISC2*3* Copyright (c) 2002-2008 Sam Leffler, Errno Consulting4* Copyright (c) 2002-2008 Atheros Communications, Inc.5*6* Permission to use, copy, modify, and/or distribute this software for any7* purpose with or without fee is hereby granted, provided that the above8* copyright notice and this permission notice appear in all copies.9*10* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES11* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF12* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR13* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES14* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN15* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF16* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.17*/18#ifndef _DEV_ATH_AR5312REG_H_19#define _DEV_ATH_AR5312REG_H_2021#include "ar5212/ar5212reg.h"22/*23* Definitions for the Atheros 5312 chipset.24*/2526/* Register base addresses for modules which are not wmac modules */27/* 531X has a fixed memory map */2829#define REG_WRITE(_reg,_val) *((volatile uint32_t *)(_reg)) = (_val);30#define REG_READ(_reg) *((volatile uint32_t *)(_reg))31/*32* PCI-MAC Configuration registers (AR2315+)33*/34#define AR5315_RSTIMER_BASE 0xb1000000 /* Address for reset/timer registers */35#define AR5315_GPIO_BASE 0xb1000000 /* Address for GPIO registers */36#define AR5315_WLAN0 0xb00000003738#define AR5315_RESET 0x0004 /* Offset of reset control register */39#define AR5315_SREV 0x0014 /* Offset of reset control register */40#define AR5315_ENDIAN_CTL 0x000c /* offset of the endian control register */41#define AR5315_CONFIG_WLAN 0x00000002 /* WLAN byteswap */4243#define AR5315_REV_MAJ 0x00f044#define AR5315_REV_MIN 0x000f4546#define AR5315_GPIODIR 0x0098 /* GPIO direction register */47#define AR5315_GPIODO 0x0090 /* GPIO data output access reg */48#define AR5315_GPIODI 0x0088 /* GPIO data input access reg*/49#define AR5315_GPIOINT 0x00a0 /* GPIO interrupt control */5051#define AR5315_GPIODIR_M(x) (1 << (x)) /* mask for i/o */52#define AR5315_GPIODIR_O(x) (1 << (x)) /* output */53#define AR5315_GPIODIR_I(x) 0 /* input */5455#define AR5315_GPIOINT_S 056#define AR5315_GPIOINT_M 0x3F57#define AR5315_GPIOINTLVL_S 658#define AR5315_GPIOINTLVL_M (3 << AR5315_GPIOINTLVL_S)5960#define AR5315_WREV (-0xefbfe0) /* Revision ID register offset */61#define AR5315_WREV_S 0 /* Shift for WMAC revision info */62#define AR5315_WREV_ID 0x000000FF /* Mask for WMAC revision info */63#define AR5315_WREV_ID_S 4 /* Shift for WMAC Rev ID */64#define AR5315_WREV_REVISION 0x0000000F /* Mask for WMAN Revsion version */6566#define AR5315_RC_BB0_CRES 0x00000002 /* Cold reset to WMAC0 & WBB0 */67#define AR5315_RC_BB1_CRES 0x00000200 /* Cold reset to WMAC1 & WBB1n */68#define AR5315_RC_WMAC0_RES 0x00000001 /* Warm reset to WMAC 0 */69#define AR5315_RC_WBB0_RES 0x00000002 /* Warm reset to WBB0 */70#define AR5315_RC_WMAC1_RES 0x00020000 /* Warm reset to WMAC1 */71#define AR5315_RC_WBB1_RES 0x00040000 /* Warm reset to WBB */7273/*74* PCI-MAC Configuration registers (AR5312)75*/76#define AR5312_RSTIMER_BASE 0xbc003000 /* Address for reset/timer registers */77#define AR5312_GPIO_BASE 0xbc002000 /* Address for GPIO registers */78#define AR5312_WLAN0 0xb800000079#define AR5312_WLAN1 0xb85000008081#define AR5312_RESET 0x0020 /* Offset of reset control register */82#define AR5312_PCICFG 0x00B0 /* MAC/PCI configuration reg (LEDs) */8384#define AR5312_PCICFG_LEDMODE 0x0000001c /* LED Mode mask */85#define AR5312_PCICFG_LEDMODE_S 2 /* LED Mode shift */86#define AR5312_PCICFG_LEDMOD0 0 /* Blnk prop to Tx and filtered Rx */87#define AR5312_PCICFG_LEDMOD1 1 /* Blnk prop to all Tx and Rx */88#define AR5312_PCICFG_LEDMOD2 2 /* DEBG flash */89#define AR5312_PCICFG_LEDMOD3 3 /* BLNK Randomly */9091#define AR5312_PCICFG_LEDSEL 0x000000e0 /* LED Throughput select */92#define AR5312_PCICFG_LEDSEL_S 593#define AR5312_PCICFG_LEDSEL0 0 /* See blink rate table on p. 143 */94#define AR5312_PCICFG_LEDSEL1 1 /* of AR5212 data sheet */95#define AR5312_PCICFG_LEDSEL2 296#define AR5312_PCICFG_LEDSEL3 397#define AR5312_PCICFG_LEDSEL4 498#define AR5312_PCICFG_LEDSEL5 599#define AR5312_PCICFG_LEDSEL6 6100#define AR5312_PCICFG_LEDSEL7 7101102#define AR5312_PCICFG_LEDSBR 0x00000100 /* Slow blink rate if no103activity. 0 = blink @ lowest104rate */105106#undef AR_GPIOCR107#undef AR_GPIODO /* Undefine the 5212 defs */108#undef AR_GPIODI109110#define AR5312_GPIOCR 0x0008 /* GPIO Control register */111#define AR5312_GPIODO 0x0000 /* GPIO data output access reg */112#define AR5312_GPIODI 0x0004 /* GPIO data input access reg*/113/* NB: AR5312 uses AR5212 defines for GPIOCR definitions */114115#define AR5312_WREV 0x0090 /* Revision ID register offset */116#define AR5312_WREV_S 8 /* Shift for WMAC revision info */117#define AR5312_WREV_ID 0x000000FF /* Mask for WMAC revision info */118#define AR5312_WREV_ID_S 4 /* Shift for WMAC Rev ID */119#define AR5312_WREV_REVISION 0x0000000F /* Mask for WMAN Revsion version */120121#define AR5312_RC_BB0_CRES 0x00000004 /* Cold reset to WMAC0 & WBB0 */122#define AR5312_RC_BB1_CRES 0x00000200 /* Cold reset to WMAC1 & WBB1n */123#define AR5312_RC_WMAC0_RES 0x00002000 /* Warm reset to WMAC 0 */124#define AR5312_RC_WBB0_RES 0x00004000 /* Warm reset to WBB0 */125#define AR5312_RC_WMAC1_RES 0x00020000 /* Warm reset to WMAC1 */126#define AR5312_RC_WBB1_RES 0x00040000 /* Warm reset to WBB */127128#define AR_RAD2112_SREV_MAJOR 0x40 /* 2112 Major Rev */129130enum AR5312PowerMode {131AR5312_POWER_MODE_FORCE_SLEEP = 0,132AR5312_POWER_MODE_FORCE_WAKE = 1,133AR5312_POWER_MODE_NORMAL = 2,134};135136#endif /* _DEV_AR5312REG_H_ */137138139