Path: blob/main/sys/dev/ath/ath_hal/ar5416/ar5416_cal_adcdc.c
39566 views
/*-1* SPDX-License-Identifier: ISC2*3* Copyright (c) 2002-2008 Sam Leffler, Errno Consulting4* Copyright (c) 2002-2008 Atheros Communications, Inc.5*6* Permission to use, copy, modify, and/or distribute this software for any7* purpose with or without fee is hereby granted, provided that the above8* copyright notice and this permission notice appear in all copies.9*10* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES11* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF12* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR13* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES14* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN15* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF16* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.17*/18#include "opt_ah.h"1920#include "ah.h"21#include "ah_internal.h"22#include "ah_devid.h"2324#include "ar5416/ar5416.h"25#include "ar5416/ar5416reg.h"26#include "ar5416/ar5416phy.h"2728/* Adc DC Offset Cal aliases */29#define totalAdcDcOffsetIOddPhase(i) caldata[0][i].s30#define totalAdcDcOffsetIEvenPhase(i) caldata[1][i].s31#define totalAdcDcOffsetQOddPhase(i) caldata[2][i].s32#define totalAdcDcOffsetQEvenPhase(i) caldata[3][i].s3334void35ar5416AdcDcCalCollect(struct ath_hal *ah)36{37struct ar5416PerCal *cal = &AH5416(ah)->ah_cal;38int i;3940for (i = 0; i < AR5416_MAX_CHAINS; i++) {41cal->totalAdcDcOffsetIOddPhase(i) += (int32_t)42OS_REG_READ(ah, AR_PHY_CAL_MEAS_0(i));43cal->totalAdcDcOffsetIEvenPhase(i) += (int32_t)44OS_REG_READ(ah, AR_PHY_CAL_MEAS_1(i));45cal->totalAdcDcOffsetQOddPhase(i) += (int32_t)46OS_REG_READ(ah, AR_PHY_CAL_MEAS_2(i));47cal->totalAdcDcOffsetQEvenPhase(i) += (int32_t)48OS_REG_READ(ah, AR_PHY_CAL_MEAS_3(i));4950HALDEBUG(ah, HAL_DEBUG_PERCAL,51"%d: Chn %d oddi=0x%08x; eveni=0x%08x; oddq=0x%08x; evenq=0x%08x;\n",52cal->calSamples, i,53cal->totalAdcDcOffsetIOddPhase(i),54cal->totalAdcDcOffsetIEvenPhase(i),55cal->totalAdcDcOffsetQOddPhase(i),56cal->totalAdcDcOffsetQEvenPhase(i));57}58}5960void61ar5416AdcDcCalibration(struct ath_hal *ah, uint8_t numChains)62{63struct ar5416PerCal *cal = &AH5416(ah)->ah_cal;64const HAL_PERCAL_DATA *calData = cal->cal_curr->calData;65uint32_t numSamples;66int i;6768numSamples = (1 << (calData->calCountMax + 5)) * calData->calNumSamples;69for (i = 0; i < numChains; i++) {70uint32_t iOddMeasOffset = cal->totalAdcDcOffsetIOddPhase(i);71uint32_t iEvenMeasOffset = cal->totalAdcDcOffsetIEvenPhase(i);72int32_t qOddMeasOffset = cal->totalAdcDcOffsetQOddPhase(i);73int32_t qEvenMeasOffset = cal->totalAdcDcOffsetQEvenPhase(i);74int32_t qDcMismatch, iDcMismatch;75uint32_t val;7677HALDEBUG(ah, HAL_DEBUG_PERCAL,78"Starting ADC DC Offset Cal for Chain %d\n", i);7980HALDEBUG(ah, HAL_DEBUG_PERCAL, " pwr_meas_odd_i = %d\n",81iOddMeasOffset);82HALDEBUG(ah, HAL_DEBUG_PERCAL, " pwr_meas_even_i = %d\n",83iEvenMeasOffset);84HALDEBUG(ah, HAL_DEBUG_PERCAL, " pwr_meas_odd_q = %d\n",85qOddMeasOffset);86HALDEBUG(ah, HAL_DEBUG_PERCAL, " pwr_meas_even_q = %d\n",87qEvenMeasOffset);8889HALASSERT(numSamples);9091iDcMismatch = (((iEvenMeasOffset - iOddMeasOffset) * 2) /92numSamples) & 0x1ff;93qDcMismatch = (((qOddMeasOffset - qEvenMeasOffset) * 2) /94numSamples) & 0x1ff;95HALDEBUG(ah, HAL_DEBUG_PERCAL,96" dc_offset_mismatch_i = 0x%08x\n", iDcMismatch);97HALDEBUG(ah, HAL_DEBUG_PERCAL,98" dc_offset_mismatch_q = 0x%08x\n", qDcMismatch);99100val = OS_REG_READ(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(i));101val &= 0xc0000fff;102val |= (qDcMismatch << 12) | (iDcMismatch << 21);103OS_REG_WRITE(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(i), val);104105HALDEBUG(ah, HAL_DEBUG_PERCAL,106"ADC DC Offset Cal done for Chain %d\n", i);107}108OS_REG_SET_BIT(ah, AR_PHY_NEW_ADC_DC_GAIN_CORR(0),109AR_PHY_NEW_ADC_DC_OFFSET_CORR_ENABLE);110}111112113