Path: blob/main/sys/dev/ath/ath_hal/ar5416/ar5416reg.h
39566 views
/*-1* SPDX-License-Identifier: ISC2*3* Copyright (c) 2002-2008 Sam Leffler, Errno Consulting4* Copyright (c) 2002-2008 Atheros Communications, Inc.5*6* Permission to use, copy, modify, and/or distribute this software for any7* purpose with or without fee is hereby granted, provided that the above8* copyright notice and this permission notice appear in all copies.9*10* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES11* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF12* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR13* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES14* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN15* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF16* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.17*/18#ifndef _DEV_ATH_AR5416REG_H19#define _DEV_ATH_AR5416REG_H2021#include <dev/ath/ath_hal/ar5212/ar5212reg.h>2223/*24* Register added starting with the AR541625*/26#define AR_MIRT 0x0020 /* interrupt rate threshold */27#define AR_TIMT 0x0028 /* Tx Interrupt mitigation threshold */28#define AR_RIMT 0x002C /* Rx Interrupt mitigation threshold */29#define AR_GTXTO 0x0064 /* global transmit timeout */30#define AR_GTTM 0x0068 /* global transmit timeout mode */31#define AR_CST 0x006C /* carrier sense timeout */32#define AR_MAC_LED 0x1f04 /* LED control */33#define AR_WA 0x4004 /* PCIE work-arounds */34#define AR_PCIE_PM_CTRL 0x401435#define AR_AHB_MODE 0x4024 /* AHB mode for dma */36#define AR_INTR_SYNC_CAUSE_CLR 0x4028 /* clear interrupt */37#define AR_INTR_SYNC_CAUSE 0x4028 /* check pending interrupts */38#define AR_INTR_SYNC_ENABLE 0x402c /* enable interrupts */39#define AR_INTR_ASYNC_MASK 0x4030 /* asynchronous interrupt mask */40#define AR_INTR_SYNC_MASK 0x4034 /* synchronous interrupt mask */41#define AR_INTR_ASYNC_CAUSE 0x4038 /* check pending interrupts */42#define AR_INTR_ASYNC_CAUSE_CLR 0x4038 /* clear pending interrupts */43#define AR_INTR_ASYNC_ENABLE 0x403c /* enable interrupts */44#define AR5416_PCIE_SERDES 0x404045#define AR5416_PCIE_SERDES2 0x404446#define AR_GPIO_IN_OUT 0x4048 /* GPIO input/output register */47#define AR_GPIO_OE_OUT 0x404c /* GPIO output enable register */48#define AR_GPIO_INTR_POL 0x4050 /* GPIO interrupt polarity */4950#define AR_GPIO_INPUT_EN_VAL 0x4054 /* GPIO input enable and value */51#define AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF 0x0000000452#define AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_S 253#define AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF 0x0000000854#define AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_S 355#define AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_DEF 0x0000001056#define AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_S 457#define AR_GPIO_INPUT_EN_VAL_RFSILENT_DEF 0x0000008058#define AR_GPIO_INPUT_EN_VAL_RFSILENT_DEF_S 759#define AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB 0x0000040060#define AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB_S 1061#define AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_BB 0x0000080062#define AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_BB_S 1163#define AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB 0x0000100064#define AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB_S 1265#define AR_GPIO_INPUT_EN_VAL_RFSILENT_BB 0x0000800066#define AR_GPIO_INPUT_EN_VAL_RFSILENT_BB_S 1567#define AR_GPIO_RTC_RESET_OVERRIDE_ENABLE 0x0001000068#define AR_GPIO_JTAG_DISABLE 0x000200006970#define AR_GPIO_INPUT_MUX1 0x405871#define AR_GPIO_INPUT_MUX1_BT_PRIORITY 0x00000f0072#define AR_GPIO_INPUT_MUX1_BT_PRIORITY_S 873#define AR_GPIO_INPUT_MUX1_BT_FREQUENCY 0x0000f00074#define AR_GPIO_INPUT_MUX1_BT_FREQUENCY_S 1275#define AR_GPIO_INPUT_MUX1_BT_ACTIVE 0x000f000076#define AR_GPIO_INPUT_MUX1_BT_ACTIVE_S 167778#define AR_GPIO_INPUT_MUX2 0x405c79#define AR_GPIO_INPUT_MUX2_CLK25 0x0000000f80#define AR_GPIO_INPUT_MUX2_CLK25_S 081#define AR_GPIO_INPUT_MUX2_RFSILENT 0x000000f082#define AR_GPIO_INPUT_MUX2_RFSILENT_S 483#define AR_GPIO_INPUT_MUX2_RTC_RESET 0x00000f0084#define AR_GPIO_INPUT_MUX2_RTC_RESET_S 88586#define AR_GPIO_OUTPUT_MUX1 0x406087#define AR_GPIO_OUTPUT_MUX2 0x406488#define AR_GPIO_OUTPUT_MUX3 0x40688990#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 091#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 192#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 293#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 394#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 495#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 596#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 69798#define AR_EEPROM_STATUS_DATA 0x407c99#define AR_OBS 0x4080100#define AR_GPIO_PDPU 0x4088101102#ifdef AH_SUPPORT_AR9130103#define AR_RTC_BASE 0x20000104#else105#define AR_RTC_BASE 0x7000106#endif /* AH_SUPPORT_AR9130 */107108#define AR_RTC_RC AR_RTC_BASE + 0x00 /* reset control */109#define AR_RTC_PLL_CONTROL AR_RTC_BASE + 0x14110#define AR_RTC_RESET AR_RTC_BASE + 0x40 /* RTC reset register */111#define AR_RTC_STATUS AR_RTC_BASE + 0x44 /* system sleep status */112#define AR_RTC_SLEEP_CLK AR_RTC_BASE + 0x48113#define AR_RTC_FORCE_WAKE AR_RTC_BASE + 0x4c /* control MAC force wake */114#define AR_RTC_INTR_CAUSE AR_RTC_BASE + 0x50 /* RTC interrupt cause/clear */115#define AR_RTC_INTR_ENABLE AR_RTC_BASE + 0x54 /* RTC interrupt enable */116#define AR_RTC_INTR_MASK AR_RTC_BASE + 0x58 /* RTC interrupt mask */117118#ifdef AH_SUPPORT_AR9130119/* RTC_DERIVED_* - only for AR9130 */120#define AR_RTC_DERIVED_CLK (AR_RTC_BASE + 0x0038)121#define AR_RTC_DERIVED_CLK_PERIOD 0x0000fffe122#define AR_RTC_DERIVED_CLK_PERIOD_S 1123#endif /* AH_SUPPORT_AR9130 */124125/* AR_USEC: 0x801c */126#define AR5416_USEC_TX_LAT 0x007FC000 /* tx latency to start of SIGNAL (usec) */127#define AR5416_USEC_TX_LAT_S 14 /* tx latency to start of SIGNAL (usec) */128#define AR5416_USEC_RX_LAT 0x1F800000 /* rx latency to start of SIGNAL (usec) */129#define AR5416_USEC_RX_LAT_S 23 /* rx latency to start of SIGNAL (usec) */130131#define AR_RESET_TSF 0x8020132133/*134* AR_SLEEP1 / AR_SLEEP2 are in the same place as in135* AR5212, however the fields have changed.136*/137#define AR5416_SLEEP1 0x80d4138#define AR5416_SLEEP2 0x80d8139#define AR_RXFIFO_CFG 0x8114140#define AR_PHY_ERR_1 0x812c141#define AR_PHY_ERR_MASK_1 0x8130 /* mask for AR_PHY_ERR_1 */142#define AR_PHY_ERR_2 0x8134143#define AR_PHY_ERR_MASK_2 0x8138 /* mask for AR_PHY_ERR_2 */144#define AR_TSFOOR_THRESHOLD 0x813c145#define AR_PHY_ERR_3 0x8168146#define AR_PHY_ERR_MASK_3 0x816c /* mask for AR_PHY_ERR_3 */147#define AR_BT_COEX_WEIGHT2 0x81c4148#define AR_TXOP_X 0x81ec /* txop for legacy non-qos */149#define AR_TXOP_0_3 0x81f0 /* txop for various tid's */150#define AR_TXOP_4_7 0x81f4151#define AR_TXOP_8_11 0x81f8152#define AR_TXOP_12_15 0x81fc153/* generic timers based on tsf - all uS */154#define AR_NEXT_TBTT 0x8200155#define AR_NEXT_DBA 0x8204156#define AR_NEXT_SWBA 0x8208157#define AR_NEXT_CFP 0x8208158#define AR_NEXT_HCF 0x820C159#define AR_NEXT_TIM 0x8210160#define AR_NEXT_DTIM 0x8214161#define AR_NEXT_QUIET 0x8218162#define AR_NEXT_NDP 0x821C163#define AR5416_BEACON_PERIOD 0x8220164#define AR_DBA_PERIOD 0x8224165#define AR_SWBA_PERIOD 0x8228166#define AR_HCF_PERIOD 0x822C167#define AR_TIM_PERIOD 0x8230168#define AR_DTIM_PERIOD 0x8234169#define AR_QUIET_PERIOD 0x8238170#define AR_NDP_PERIOD 0x823C171#define AR_TIMER_MODE 0x8240172#define AR_SLP32_MODE 0x8244173#define AR_SLP32_WAKE 0x8248174#define AR_SLP32_INC 0x824c175#define AR_SLP_CNT 0x8250 /* 32kHz cycles with mac asleep */176#define AR_SLP_CYCLE_CNT 0x8254 /* absolute number of 32kHz cycles */177#define AR_SLP_MIB_CTRL 0x8258178#define AR_2040_MODE 0x8318179#define AR_EXTRCCNT 0x8328 /* extension channel rx clear count */180#define AR_SELFGEN_MASK 0x832c /* rx and cal chain masks */181#define AR_PHY_ERR_MASK_REG 0x8338182#define AR_PCU_TXBUF_CTRL 0x8340183#define AR_PCU_MISC_MODE2 0x8344184185/* DMA & PCI Registers in PCI space (usable during sleep)*/186#define AR_RC_AHB 0x00000001 /* AHB reset */187#define AR_RC_APB 0x00000002 /* APB reset */188#define AR_RC_HOSTIF 0x00000100 /* host interface reset */189190#define AR_MIRT_VAL 0x0000ffff /* in uS */191#define AR_MIRT_VAL_S 16192193#define AR_TIMT_LAST 0x0000ffff /* Last packet threshold */194#define AR_TIMT_LAST_S 0195#define AR_TIMT_FIRST 0xffff0000 /* First packet threshold */196#define AR_TIMT_FIRST_S 16197198#define AR_RIMT_LAST 0x0000ffff /* Last packet threshold */199#define AR_RIMT_LAST_S 0200#define AR_RIMT_FIRST 0xffff0000 /* First packet threshold */201#define AR_RIMT_FIRST_S 16202203#define AR_GTXTO_TIMEOUT_COUNTER 0x0000FFFF // Mask for timeout counter (in TUs)204#define AR_GTXTO_TIMEOUT_LIMIT 0xFFFF0000 // Mask for timeout limit (in TUs)205#define AR_GTXTO_TIMEOUT_LIMIT_S 16 // Shift for timeout limit206207#define AR_GTTM_USEC 0x00000001 // usec strobe208#define AR_GTTM_IGNORE_IDLE 0x00000002 // ignore channel idle209#define AR_GTTM_RESET_IDLE 0x00000004 // reset counter on channel idle low210#define AR_GTTM_CST_USEC 0x00000008 // CST usec strobe211212#define AR_CST_TIMEOUT_COUNTER 0x0000FFFF // Mask for timeout counter (in TUs)213#define AR_CST_TIMEOUT_LIMIT 0xFFFF0000 // Mask for timeout limit (in TUs)214#define AR_CST_TIMEOUT_LIMIT_S 16 // Shift for timeout limit215216/* MAC tx DMA size config */217#define AR_TXCFG_DMASZ_MASK 0x00000003218#define AR_TXCFG_DMASZ_4B 0219#define AR_TXCFG_DMASZ_8B 1220#define AR_TXCFG_DMASZ_16B 2221#define AR_TXCFG_DMASZ_32B 3222#define AR_TXCFG_DMASZ_64B 4223#define AR_TXCFG_DMASZ_128B 5224#define AR_TXCFG_DMASZ_256B 6225#define AR_TXCFG_DMASZ_512B 7226#define AR_TXCFG_ATIM_TXPOLICY 0x00000800227228/* MAC rx DMA size config */229#define AR_RXCFG_DMASZ_MASK 0x00000007230#define AR_RXCFG_DMASZ_4B 0231#define AR_RXCFG_DMASZ_8B 1232#define AR_RXCFG_DMASZ_16B 2233#define AR_RXCFG_DMASZ_32B 3234#define AR_RXCFG_DMASZ_64B 4235#define AR_RXCFG_DMASZ_128B 5236#define AR_RXCFG_DMASZ_256B 6237#define AR_RXCFG_DMASZ_512B 7238239/* MAC Led registers */240#define AR_CFG_SCLK_RATE_IND 0x00000003 /* sleep clock indication */241#define AR_CFG_SCLK_RATE_IND_S 0242#define AR_CFG_SCLK_32MHZ 0x00000000 /* Sleep clock rate */243#define AR_CFG_SCLK_4MHZ 0x00000001 /* Sleep clock rate */244#define AR_CFG_SCLK_1MHZ 0x00000002 /* Sleep clock rate */245#define AR_CFG_SCLK_32KHZ 0x00000003 /* Sleep clock rate */246#define AR_MAC_LED_BLINK_SLOW 0x00000008 /* LED slowest blink rate mode */247#define AR_MAC_LED_BLINK_THRESH_SEL 0x00000070 /* LED blink threshold select */248#define AR_MAC_LED_MODE 0x00000380 /* LED mode select */249#define AR_MAC_LED_MODE_S 7250#define AR_MAC_LED_MODE_PROP 0 /* Blink prop to filtered tx/rx */251#define AR_MAC_LED_MODE_RPROP 1 /* Blink prop to unfiltered tx/rx */252#define AR_MAC_LED_MODE_SPLIT 2 /* Blink power for tx/net for rx */253#define AR_MAC_LED_MODE_RAND 3 /* Blink randomly */254#define AR_MAC_LED_MODE_POWON 5 /* Power LED on (s/w control) */255#define AR_MAC_LED_MODE_NETON 6 /* Network LED on (s/w control) */256#define AR_MAC_LED_ASSOC 0x00000c00257#define AR_MAC_LED_ASSOC_NONE 0x0 /* STA is not associated or trying */258#define AR_MAC_LED_ASSOC_ACTIVE 0x1 /* STA is associated */259#define AR_MAC_LED_ASSOC_PEND 0x2 /* STA is trying to associate */260#define AR_MAC_LED_ASSOC_S 10261262#define AR_WA_BIT6 0x00000040263#define AR_WA_BIT7 0x00000080264#define AR_WA_D3_L1_DISABLE 0x00004000 /* */265#define AR_WA_UNTIE_RESET_EN 0x00008000 /* ena PCI reset to POR */266#define AR_WA_RESET_EN 0x00040000 /* ena AR_WA_UNTIE_RESET_EN */267#define AR_WA_ANALOG_SHIFT 0x00100000268#define AR_WA_POR_SHORT 0x00200000 /* PCIE phy reset control */269#define AR_WA_BIT22 0x00400000270#define AR_WA_BIT23 0x00800000271272#define AR_WA_DEFAULT 0x0000073f273#define AR9280_WA_DEFAULT 0x0040073b /* disable bit 2, see commit */274#define AR9285_WA_DEFAULT 0x004a05cb275276#define AR_PCIE_PM_CTRL_ENA 0x00080000277278#define AR_AHB_EXACT_WR_EN 0x00000000 /* write exact bytes */279#define AR_AHB_BUF_WR_EN 0x00000001 /* buffer write up to cacheline*/280#define AR_AHB_EXACT_RD_EN 0x00000000 /* read exact bytes */281#define AR_AHB_CACHELINE_RD_EN 0x00000002 /* read up to end of cacheline */282#define AR_AHB_PREFETCH_RD_EN 0x00000004 /* prefetch up to page boundary*/283#define AR_AHB_PAGE_SIZE_1K 0x00000000 /* set page-size as 1k */284#define AR_AHB_PAGE_SIZE_2K 0x00000008 /* set page-size as 2k */285#define AR_AHB_PAGE_SIZE_4K 0x00000010 /* set page-size as 4k */286/* Kiwi */287#define AR_AHB_CUSTOM_BURST_EN 0x000000C0 /* set Custom Burst Mode */288#define AR_AHB_CUSTOM_BURST_EN_S 6 /* set Custom Burst Mode */289#define AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL 3 /* set both bits in Async FIFO mode */290291/* MAC PCU Registers */292#define AR_STA_ID1_PRESERVE_SEQNUM 0x20000000 /* Don't replace seq num */293294/* Extended PCU DIAG_SW control fields */295#define AR_DIAG_DUAL_CHAIN_INFO 0x01000000 /* dual chain channel info */296#define AR_DIAG_RX_ABORT 0x02000000 /* abort rx */297#define AR_DIAG_SATURATE_CCNT 0x04000000 /* sat. cycle cnts (no shift) */298#define AR_DIAG_OBS_PT_SEL2 0x08000000 /* observation point sel */299#define AR_DIAG_RXCLEAR_CTL_LOW 0x10000000 /* force rx_clear(ctl) low/busy */300#define AR_DIAG_RXCLEAR_EXT_LOW 0x20000000 /* force rx_clear(ext) low/busy */301302#define AR_TXOP_X_VAL 0x000000FF303304#define AR_RESET_TSF_ONCE 0x01000000 /* reset tsf once; self-clears*/305306/* Interrupts */307#define AR_ISR_TXMINTR 0x00080000 /* Maximum interrupt tx rate */308#define AR_ISR_RXMINTR 0x01000000 /* Maximum interrupt rx rate */309#define AR_ISR_GENTMR 0x10000000 /* OR of generic timer bits in S5 */310#define AR_ISR_TXINTM 0x40000000 /* Tx int after mitigation */311#define AR_ISR_RXINTM 0x80000000 /* Rx int after mitigation */312313#define AR_ISR_S2_CST 0x00400000 /* Carrier sense timeout */314#define AR_ISR_S2_GTT 0x00800000 /* Global transmit timeout */315#define AR_ISR_S2_TSFOOR 0x40000000 /* RX TSF out of range */316317#define AR_ISR_S5 0x0098318#define AR_ISR_S5_S 0x00d8319#define AR_ISR_S5_GENTIMER7 0x00000080 // Mask for timer 7 trigger320#define AR_ISR_S5_TIM_TIMER 0x00000010 // TIM Timer ISR321#define AR_ISR_S5_DTIM_TIMER 0x00000020 // DTIM Timer ISR322#define AR_ISR_S5_GENTIMER_TRIG 0x0000FF80 // ISR for generic timer trigger 7-15323#define AR_ISR_S5_GENTIMER_TRIG_S 0324#define AR_ISR_S5_GENTIMER_THRESH 0xFF800000 // ISR for generic timer threshold 7-15325#define AR_ISR_S5_GENTIMER_THRESH_S 16326327#define AR_INTR_SPURIOUS 0xffffffff328#define AR_INTR_RTC_IRQ 0x00000001 /* rtc in shutdown state */329#define AR_INTR_MAC_IRQ 0x00000002 /* pending mac interrupt */330#define AR_INTR_EEP_PROT_ACCESS 0x00000004 /* eeprom protected access */331#define AR_INTR_MAC_AWAKE 0x00020000 /* mac is awake */332#define AR_INTR_MAC_ASLEEP 0x00040000 /* mac is asleep */333334/* Interrupt Mask Registers */335#define AR_IMR_TXMINTR 0x00080000 /* Maximum interrupt tx rate */336#define AR_IMR_RXMINTR 0x01000000 /* Maximum interrupt rx rate */337#define AR_IMR_TXINTM 0x40000000 /* Tx int after mitigation */338#define AR_IMR_RXINTM 0x80000000 /* Rx int after mitigation */339340#define AR_IMR_S2_CST 0x00400000 /* Carrier sense timeout */341#define AR_IMR_S2_GTT 0x00800000 /* Global transmit timeout */342343/* synchronous interrupt signals */344#define AR_INTR_SYNC_RTC_IRQ 0x00000001345#define AR_INTR_SYNC_MAC_IRQ 0x00000002346#define AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS 0x00000004347#define AR_INTR_SYNC_APB_TIMEOUT 0x00000008348#define AR_INTR_SYNC_PCI_MODE_CONFLICT 0x00000010349#define AR_INTR_SYNC_HOST1_FATAL 0x00000020350#define AR_INTR_SYNC_HOST1_PERR 0x00000040351#define AR_INTR_SYNC_TRCV_FIFO_PERR 0x00000080352#define AR_INTR_SYNC_RADM_CPL_EP 0x00000100353#define AR_INTR_SYNC_RADM_CPL_DLLP_ABORT 0x00000200354#define AR_INTR_SYNC_RADM_CPL_TLP_ABORT 0x00000400355#define AR_INTR_SYNC_RADM_CPL_ECRC_ERR 0x00000800356#define AR_INTR_SYNC_RADM_CPL_TIMEOUT 0x00001000357#define AR_INTR_SYNC_LOCAL_TIMEOUT 0x00002000358#define AR_INTR_SYNC_PM_ACCESS 0x00004000359#define AR_INTR_SYNC_MAC_AWAKE 0x00008000360#define AR_INTR_SYNC_MAC_ASLEEP 0x00010000361#define AR_INTR_SYNC_MAC_SLEEP_ACCESS 0x00020000362#define AR_INTR_SYNC_ALL 0x0003FFFF363364/* default synchronous interrupt signals enabled */365#define AR_INTR_SYNC_DEFAULT \366(AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR | \367AR_INTR_SYNC_RADM_CPL_EP | AR_INTR_SYNC_RADM_CPL_DLLP_ABORT | \368AR_INTR_SYNC_RADM_CPL_TLP_ABORT | AR_INTR_SYNC_RADM_CPL_ECRC_ERR | \369AR_INTR_SYNC_RADM_CPL_TIMEOUT | AR_INTR_SYNC_LOCAL_TIMEOUT | \370AR_INTR_SYNC_MAC_SLEEP_ACCESS)371372#define AR_INTR_SYNC_MASK_GPIO 0xFFFC0000373#define AR_INTR_SYNC_MASK_GPIO_S 18374375#define AR_INTR_SYNC_ENABLE_GPIO 0xFFFC0000376#define AR_INTR_SYNC_ENABLE_GPIO_S 18377378#define AR_INTR_ASYNC_MASK_GPIO 0xFFFC0000 /* async int mask */379#define AR_INTR_ASYNC_MASK_GPIO_S 18380381#define AR_INTR_ASYNC_CAUSE_GPIO 0xFFFC0000 /* GPIO interrupts */382#define AR_INTR_ASYNC_USED (AR_INTR_MAC_IRQ | AR_INTR_ASYNC_CAUSE_GPIO)383384#define AR_INTR_ASYNC_ENABLE_GPIO 0xFFFC0000 /* enable interrupts */385#define AR_INTR_ASYNC_ENABLE_GPIO_S 18386387/* RTC registers */388#define AR_RTC_RC_M 0x00000003389#define AR_RTC_RC_MAC_WARM 0x00000001390#define AR_RTC_RC_MAC_COLD 0x00000002391#ifdef AH_SUPPORT_AR9130392#define AR_RTC_RC_COLD_RESET 0x00000004393#define AR_RTC_RC_WARM_RESET 0x00000008394#endif /* AH_SUPPORT_AR9130 */395#define AR_RTC_PLL_DIV 0x0000001f396#define AR_RTC_PLL_DIV_S 0397#define AR_RTC_PLL_DIV2 0x00000020398#define AR_RTC_PLL_REFDIV_5 0x000000c0399400#define AR_RTC_SOWL_PLL_DIV 0x000003ff401#define AR_RTC_SOWL_PLL_DIV_S 0402#define AR_RTC_SOWL_PLL_REFDIV 0x00003C00403#define AR_RTC_SOWL_PLL_REFDIV_S 10404#define AR_RTC_SOWL_PLL_CLKSEL 0x0000C000405#define AR_RTC_SOWL_PLL_CLKSEL_S 14406407#define AR_RTC_RESET_EN 0x00000001 /* Reset RTC bit */408409#define AR_RTC_PM_STATUS_M 0x0000000f /* Pwr Mgmt Status */410#ifdef AH_SUPPORT_AR9130411#define AR_RTC_STATUS_M 0x0000000f /* RTC Status */412#else413#define AR_RTC_STATUS_M 0x0000003f /* RTC Status */414#endif /* AH_SUPPORT_AR9130 */415#define AR_RTC_STATUS_SHUTDOWN 0x00000001416#define AR_RTC_STATUS_ON 0x00000002417#define AR_RTC_STATUS_SLEEP 0x00000004418#define AR_RTC_STATUS_WAKEUP 0x00000008419#define AR_RTC_STATUS_COLDRESET 0x00000010 /* Not currently used */420#define AR_RTC_STATUS_PLLCHANGE 0x00000020 /* Not currently used */421422#define AR_RTC_SLEEP_DERIVED_CLK 0x2423424#define AR_RTC_FORCE_WAKE_EN 0x00000001 /* enable force wake */425#define AR_RTC_FORCE_WAKE_ON_INT 0x00000002 /* auto-wake on MAC interrupt */426427#define AR_RTC_PLL_CLKSEL 0x00000300428#define AR_RTC_PLL_CLKSEL_S 8429430/* AR9280: rf long shift registers */431#define AR_AN_RF2G1_CH0 0x7810432#define AR_AN_RF5G1_CH0 0x7818433#define AR_AN_RF2G1_CH1 0x7834434#define AR_AN_RF5G1_CH1 0x783C435#define AR_AN_TOP2 0x7894436#define AR_AN_SYNTH9 0x7868437438#define AR_AN_RF2G1_CH0_OB 0x03800000439#define AR_AN_RF2G1_CH0_OB_S 23440#define AR_AN_RF2G1_CH0_DB 0x1C000000441#define AR_AN_RF2G1_CH0_DB_S 26442443#define AR_AN_RF5G1_CH0_OB5 0x00070000444#define AR_AN_RF5G1_CH0_OB5_S 16445#define AR_AN_RF5G1_CH0_DB5 0x00380000446#define AR_AN_RF5G1_CH0_DB5_S 19447448#define AR_AN_RF2G1_CH1_OB 0x03800000449#define AR_AN_RF2G1_CH1_OB_S 23450#define AR_AN_RF2G1_CH1_DB 0x1C000000451#define AR_AN_RF2G1_CH1_DB_S 26452453#define AR_AN_RF5G1_CH1_OB5 0x00070000454#define AR_AN_RF5G1_CH1_OB5_S 16455#define AR_AN_RF5G1_CH1_DB5 0x00380000456#define AR_AN_RF5G1_CH1_DB5_S 19457458#define AR_AN_TOP1 0x7890459#define AR_AN_TOP1_DACIPMODE 0x00040000460#define AR_AN_TOP1_DACIPMODE_S 18461462#define AR_AN_TOP2_XPABIAS_LVL 0xC0000000463#define AR_AN_TOP2_XPABIAS_LVL_S 30464#define AR_AN_TOP2_LOCALBIAS 0x00200000465#define AR_AN_TOP2_LOCALBIAS_S 21466#define AR_AN_TOP2_PWDCLKIND 0x00400000467#define AR_AN_TOP2_PWDCLKIND_S 22468469#define AR_AN_SYNTH9_REFDIVA 0xf8000000470#define AR_AN_SYNTH9_REFDIVA_S 27471472#define AR9271_AN_RF2G6_OFFS 0x07f00000473#define AR9271_AN_RF2G6_OFFS_S 20474475/* Sleep control */476#define AR5416_SLEEP1_ASSUME_DTIM 0x00080000477#define AR5416_SLEEP1_CAB_TIMEOUT 0xFFE00000 /* Cab timeout (TU) */478#define AR5416_SLEEP1_CAB_TIMEOUT_S 21479480#define AR5416_SLEEP2_BEACON_TIMEOUT 0xFFE00000 /* Beacon timeout (TU)*/481#define AR5416_SLEEP2_BEACON_TIMEOUT_S 21482483/* Sleep Registers */484#define AR_SLP32_HALFCLK_LATENCY 0x000FFFFF /* rising <-> falling edge */485#define AR_SLP32_ENA 0x00100000486#define AR_SLP32_TSF_WRITE_STATUS 0x00200000 /* tsf update in progress */487488#define AR_SLP32_WAKE_XTL_TIME 0x0000FFFF /* time to wake crystal */489490#define AR_SLP32_TST_INC 0x000FFFFF491492#define AR_SLP_MIB_CLEAR 0x00000001 /* clear pending */493#define AR_SLP_MIB_PENDING 0x00000002 /* clear counters */494495#define AR_TIMER_MODE_TBTT 0x00000001496#define AR_TIMER_MODE_DBA 0x00000002497#define AR_TIMER_MODE_SWBA 0x00000004498#define AR_TIMER_MODE_HCF 0x00000008499#define AR_TIMER_MODE_TIM 0x00000010500#define AR_TIMER_MODE_DTIM 0x00000020501#define AR_TIMER_MODE_QUIET 0x00000040502#define AR_TIMER_MODE_NDP 0x00000080503#define AR_TIMER_MODE_OVERFLOW_INDEX 0x00000700504#define AR_TIMER_MODE_OVERFLOW_INDEX_S 8505#define AR_TIMER_MODE_THRESH 0xFFFFF000506#define AR_TIMER_MODE_THRESH_S 12507508/* PCU Misc modes */509#define AR_PCU_FORCE_BSSID_MATCH 0x00000001 /* force bssid to match */510#define AR_PCU_MIC_NEW_LOC_ENA 0x00000004 /* tx/rx mic keys together */511#define AR_PCU_TX_ADD_TSF 0x00000008 /* add tx_tsf + int_tsf */512#define AR_PCU_CCK_SIFS_MODE 0x00000010 /* assume 11b sifs */513#define AR_PCU_RX_ANT_UPDT 0x00000800 /* KC_RX_ANT_UPDATE */514#define AR_PCU_TXOP_TBTT_LIMIT_ENA 0x00001000 /* enforce txop / tbtt */515#define AR_PCU_MISS_BCN_IN_SLEEP 0x00004000 /* count bmiss's when sleeping */516#define AR_PCU_BUG_12306_FIX_ENA 0x00020000 /* use rx_clear to count sifs */517#define AR_PCU_FORCE_QUIET_COLL 0x00040000 /* kill xmit for channel change */518#define AR_PCU_BT_ANT_PREVENT_RX 0x00100000519#define AR_PCU_BT_ANT_PREVENT_RX_S 20520#define AR_PCU_TBTT_PROTECT 0x00200000 /* no xmit up to tbtt+20 uS */521#define AR_PCU_CLEAR_VMF 0x01000000 /* clear vmf mode (fast cc)*/522#define AR_PCU_CLEAR_BA_VALID 0x04000000 /* clear ba state */523#define AR_PCU_SEL_EVM 0x08000000 /* select EVM data or PLCP header */524525#define AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE 0x00000002526#define AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT 0x00000004527/*528* This bit enables the Multicast search based on both MAC Address and Key ID.529* If bit is 0, then Multicast search is based on MAC address only.530* For Merlin and above only.531*/532#define AR_PCU_MISC_MODE2_ADHOC_MCAST_KEYID_ENABLE 0x00000040533#define AR_PCU_MISC_MODE2_ENABLE_AGGWEP 0x00020000 /* Kiwi or later? */534#define AR_PCU_MISC_MODE2_HWWAR1 0x00100000535#define AR_PCU_MISC_MODE2_HWWAR2 0x02000000536537/* For Kiwi */538#define AR_MAC_PCU_ASYNC_FIFO_REG3 0x8358539#define AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL 0x00000400540#define AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET 0x80000000541542/* TSF2. For Kiwi only */543#define AR_TSF2_L32 0x8390544#define AR_TSF2_U32 0x8394545546/* MAC Direct Connect Control. For Kiwi only */547#define AR_DIRECT_CONNECT 0x83A0548#define AR_DC_AP_STA_EN 0x00000001549550/* GPIO Interrupt */551#define AR_INTR_GPIO 0x3FF00000 /* gpio interrupted */552#define AR_INTR_GPIO_S 20553554#define AR_GPIO_OUT_CTRL 0x000003FF /* 0 = out, 1 = in */555#define AR_GPIO_OUT_VAL 0x000FFC00556#define AR_GPIO_OUT_VAL_S 10557#define AR_GPIO_INTR_CTRL 0x3FF00000558#define AR_GPIO_INTR_CTRL_S 20559560#define AR_GPIO_IN_VAL 0x0FFFC000 /* pre-9280 */561#define AR_GPIO_IN_VAL_S 14562#define AR928X_GPIO_IN_VAL 0x000FFC00563#define AR928X_GPIO_IN_VAL_S 10564#define AR9285_GPIO_IN_VAL 0x00FFF000565#define AR9285_GPIO_IN_VAL_S 12566#define AR9287_GPIO_IN_VAL 0x003FF800567#define AR9287_GPIO_IN_VAL_S 11568569#define AR_GPIO_OE_OUT_DRV 0x3 /* 2 bit mask shifted by 2*bitpos */570#define AR_GPIO_OE_OUT_DRV_NO 0x0 /* tristate */571#define AR_GPIO_OE_OUT_DRV_LOW 0x1 /* drive if low */572#define AR_GPIO_OE_OUT_DRV_HI 0x2 /* drive if high */573#define AR_GPIO_OE_OUT_DRV_ALL 0x3 /* drive always */574575#define AR_GPIO_INTR_POL_VAL 0x1FFF576#define AR_GPIO_INTR_POL_VAL_S 0577578#define AR_GPIO_JTAG_DISABLE 0x00020000579580#define AR_2040_JOINED_RX_CLEAR 0x00000001 /* use ctl + ext rx_clear for cca */581582#define AR_PCU_TXBUF_CTRL_SIZE_MASK 0x7FF583#define AR_PCU_TXBUF_CTRL_USABLE_SIZE 0x700584#define AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE 0x380585586/* IFS, SIFS, slot, etc for Async FIFO mode (Kiwi) */587#define AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR 0x000003AB588#define AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR 0x16001D56589#define AR_USEC_ASYNC_FIFO_DUR 0x12e00074590#define AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR 0x00000420591#define AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR 0x0000A5EB592593/* Used by Kiwi Async FIFO */594#define AR_MAC_PCU_LOGIC_ANALYZER 0x8264595#define AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768 0x20000000596597/* Eeprom defines */598#define AR_EEPROM_STATUS_DATA_VAL 0x0000ffff599#define AR_EEPROM_STATUS_DATA_VAL_S 0600#define AR_EEPROM_STATUS_DATA_BUSY 0x00010000601#define AR_EEPROM_STATUS_DATA_BUSY_ACCESS 0x00020000602#define AR_EEPROM_STATUS_DATA_PROT_ACCESS 0x00040000603#define AR_EEPROM_STATUS_DATA_ABSENT_ACCESS 0x00080000604605/* K2 (9271) */606#define AR9271_CLOCK_CONTROL 0x50040607#define AR9271_CLOCK_SELECTION_22 0x0608#define AR9271_CLOCK_SELECTION_88 0x1609#define AR9271_CLOCK_SELECTION_44 0x2610#define AR9271_CLOCK_SELECTION_117 0x4611#define AR9271_CLOCK_SELECTION_OSC_40 0x6612#define AR9271_CLOCK_SELECTION_RTC 0x7613#define AR9271_SPI_SEL 0x100614#define AR9271_UART_SEL 0x200615616#define AR9271_RESET_POWER_DOWN_CONTROL 0x50044617#define AR9271_RADIO_RF_RST 0x20618#define AR9271_GATE_MAC_CTL 0x4000619#define AR9271_MAIN_PLL_PWD_CTL 0x40000620621#define AR9271_CLKMISC 0x4090622#define AR9271_OSC_to_10M_EN 0x00000001623624/*625* AR5212 defines the MAC revision mask as 0xF, but both ath9k and626* the Atheros HAL define it as 0x7.627*628* What this means however is AR5416 silicon revisions have629* changed. The below macros are for what is contained in the630* lower four bits; if the lower three bits are taken into account631* the revisions become 1.0 => 0x0, 2.0 => 0x1, 2.2 => 0x2.632*/633634/* These are the legacy revisions, with a four bit AR_SREV_REVISION mask */635#define AR_SREV_REVISION_OWL_10 0x08636#define AR_SREV_REVISION_OWL_20 0x09637#define AR_SREV_REVISION_OWL_22 0x0a638639#define AR_RAD5133_SREV_MAJOR 0xc0 /* Fowl: 2+5G/3x3 */640#define AR_RAD2133_SREV_MAJOR 0xd0 /* Fowl: 2G/3x3 */641#define AR_RAD5122_SREV_MAJOR 0xe0 /* Fowl: 5G/2x2 */642#define AR_RAD2122_SREV_MAJOR 0xf0 /* Fowl: 2+5G/2x2 */643644/* Test macro for owl 1.0 */645#define IS_5416V1(_ah) (AR_SREV_OWL((_ah)) && AH_PRIVATE((_ah))->ah_macRev == AR_SREV_REVISION_OWL_10)646#define IS_5416V2(_ah) (AR_SREV_OWL((_ah)) && AH_PRIVATE((_ah))->ah_macRev >= AR_SREV_REVISION_OWL_20)647#define IS_5416V2_2(_ah) (AR_SREV_OWL((_ah)) && AH_PRIVATE((_ah))->ah_macRev == AR_SREV_REVISION_OWL_22)648649/* Misc; compatibility with Atheros HAL */650#define AR_SREV_5416_V20_OR_LATER(_ah) (AR_SREV_HOWL((_ah)) || AR_SREV_OWL_20_OR_LATER(_ah))651#define AR_SREV_5416_V22_OR_LATER(_ah) (AR_SREV_HOWL((_ah)) || AR_SREV_OWL_22_OR_LATER(_ah))652653/* Expanded Mac Silicon Rev (16 bits starting with Sowl) */654#define AR_XSREV_ID 0xFFFFFFFF /* Chip ID */655#define AR_XSREV_ID_S 0656#define AR_XSREV_VERSION 0xFFFC0000 /* Chip version */657#define AR_XSREV_VERSION_S 18658#define AR_XSREV_TYPE 0x0003F000 /* Chip type */659#define AR_XSREV_TYPE_S 12660#define AR_XSREV_TYPE_CHAIN 0x00001000 /* Chain Mode (1:3 chains,661* 0:2 chains) */662#define AR_XSREV_TYPE_HOST_MODE 0x00002000 /* Host Mode (1:PCI, 0:PCIe) */663#define AR_XSREV_REVISION 0x00000F00664#define AR_XSREV_REVISION_S 8665666#define AR_XSREV_VERSION_OWL_PCI 0x0D667#define AR_XSREV_VERSION_OWL_PCIE 0x0C668669/*670* These are from ath9k/Atheros and assume an AR_SREV version mask671* of 0x07, rather than 0x0F which is being used in the FreeBSD HAL.672* Thus, don't use these values as they're incorrect here; use673* AR_SREV_REVISION_OWL_{10,20,22}.674*/675#if 0676#define AR_XSREV_REVISION_OWL_10 0 /* Owl 1.0 */677#define AR_XSREV_REVISION_OWL_20 1 /* Owl 2.0/2.1 */678#define AR_XSREV_REVISION_OWL_22 2 /* Owl 2.2 */679#endif680681#define AR_XSREV_VERSION_HOWL 0x14 /* Howl (AR9130) */682#define AR_XSREV_VERSION_SOWL 0x40 /* Sowl (AR9160) */683#define AR_XSREV_REVISION_SOWL_10 0 /* Sowl 1.0 */684#define AR_XSREV_REVISION_SOWL_11 1 /* Sowl 1.1 */685#define AR_XSREV_VERSION_MERLIN 0x80 /* Merlin Version */686#define AR_XSREV_REVISION_MERLIN_10 0 /* Merlin 1.0 */687#define AR_XSREV_REVISION_MERLIN_20 1 /* Merlin 2.0 */688#define AR_XSREV_REVISION_MERLIN_21 2 /* Merlin 2.1 */689#define AR_XSREV_VERSION_KITE 0xC0 /* Kite Version */690#define AR_XSREV_REVISION_KITE_10 0 /* Kite 1.0 */691#define AR_XSREV_REVISION_KITE_11 1 /* Kite 1.1 */692#define AR_XSREV_REVISION_KITE_12 2 /* Kite 1.2 */693#define AR_XSREV_VERSION_KIWI 0x180 /* Kiwi (AR9287) */694#define AR_XSREV_REVISION_KIWI_10 0 /* Kiwi 1.0 */695#define AR_XSREV_REVISION_KIWI_11 1 /* Kiwi 1.1 */696#define AR_XSREV_REVISION_KIWI_12 2 /* Kiwi 1.2 */697#define AR_XSREV_REVISION_KIWI_13 3 /* Kiwi 1.3 */698699/* Owl (AR5416) */700#define AR_SREV_OWL(_ah) \701((AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_OWL_PCI) || \702(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_OWL_PCIE))703704#define AR_SREV_OWL_20_OR_LATER(_ah) \705((AR_SREV_OWL(_ah) && \706AH_PRIVATE((_ah))->ah_macRev >= AR_SREV_REVISION_OWL_20) || \707AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_HOWL)708709#define AR_SREV_OWL_22_OR_LATER(_ah) \710((AR_SREV_OWL(_ah) && \711AH_PRIVATE((_ah))->ah_macRev >= AR_SREV_REVISION_OWL_22) || \712AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_HOWL)713714/* Howl (AR9130) */715716#define AR_SREV_HOWL(_ah) \717(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_HOWL)718719#define AR_SREV_9100(_ah) AR_SREV_HOWL(_ah)720721/* Sowl (AR9160) */722723#define AR_SREV_SOWL(_ah) \724(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_SOWL)725726#define AR_SREV_SOWL_10_OR_LATER(_ah) \727(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_SOWL)728729#define AR_SREV_SOWL_11(_ah) \730(AR_SREV_SOWL(_ah) && \731AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_SOWL_11)732733/* Merlin (AR9280) */734735#define AR_SREV_MERLIN(_ah) \736(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_MERLIN)737738#define AR_SREV_MERLIN_10_OR_LATER(_ah) \739(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_MERLIN)740741#define AR_SREV_MERLIN_20(_ah) \742(AR_SREV_MERLIN(_ah) && \743AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_MERLIN_20)744745#define AR_SREV_MERLIN_20_OR_LATER(_ah) \746((AH_PRIVATE((_ah))->ah_macVersion > AR_XSREV_VERSION_MERLIN) || \747(AR_SREV_MERLIN((_ah)) && \748AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_MERLIN_20))749750/* Kite (AR9285) */751752#define AR_SREV_KITE(_ah) \753(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_KITE)754755#define AR_SREV_KITE_10_OR_LATER(_ah) \756(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_KITE)757758#define AR_SREV_KITE_11(_ah) \759(AR_SREV_KITE(ah) && \760AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KITE_11)761762#define AR_SREV_KITE_11_OR_LATER(_ah) \763((AH_PRIVATE((_ah))->ah_macVersion > AR_XSREV_VERSION_KITE) || \764(AR_SREV_KITE((_ah)) && \765AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KITE_11))766767#define AR_SREV_KITE_12(_ah) \768(AR_SREV_KITE(ah) && \769AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KITE_12)770771#define AR_SREV_KITE_12_OR_LATER(_ah) \772((AH_PRIVATE((_ah))->ah_macVersion > AR_XSREV_VERSION_KITE) || \773(AR_SREV_KITE((_ah)) && \774AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KITE_12))775776#define AR_SREV_9285E_20(_ah) \777(AR_SREV_KITE_12_OR_LATER(_ah) && \778((OS_REG_READ(_ah, AR_AN_SYNTH9) & 0x7) == 0x1))779780#define AR_SREV_KIWI(_ah) \781(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_KIWI)782783#define AR_SREV_KIWI_10_OR_LATER(_ah) \784(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_KIWI)785786/* XXX TODO: make these handle macVersion > Kiwi */787#define AR_SREV_KIWI_11_OR_LATER(_ah) \788(AR_SREV_KIWI(_ah) && \789AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KIWI_11)790791#define AR_SREV_KIWI_11(_ah) \792(AR_SREV_KIWI(_ah) && \793AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KIWI_11)794795#define AR_SREV_KIWI_12(_ah) \796(AR_SREV_KIWI(_ah) && \797AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KIWI_12)798799#define AR_SREV_KIWI_12_OR_LATER(_ah) \800(AR_SREV_KIWI(_ah) && \801AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KIWI_12)802803#define AR_SREV_KIWI_13_OR_LATER(_ah) \804(AR_SREV_KIWI(_ah) && \805AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KIWI_13)806807/* Not yet implemented chips */808#define AR_SREV_9271(_ah) 0809810#endif /* _DEV_ATH_AR5416REG_H */811812813