Path: blob/main/sys/dev/bhnd/cores/chipc/chipcreg.h
39566 views
/*-1* SPDX-License-Identifier: ISC2*3* Copyright (c) 2015-2016 Landon Fuller <[email protected]>4* Copyright (c) 2010-2015 Broadcom Corporation5* All rights reserved.6*7* This file is derived from the sbchipc.h header contributed by Broadcom8* to to the Linux staging repository, as well as later revisions of sbchipc.h9* distributed with the Asus RT-N16 firmware source code release.10*11* Permission to use, copy, modify, and/or distribute this software for any12* purpose with or without fee is hereby granted, provided that the above13* copyright notice and this permission notice appear in all copies.14*15* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES16* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF17* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY18* SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES19* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION20* OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN21* CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.22*/2324#ifndef _BHND_CORES_CHIPC_CHIPCREG_H_25#define _BHND_CORES_CHIPC_CHIPCREG_H_2627/** Evaluates to true if the given ChipCommon core revision supports28* the CHIPC_CORECTRL register */29#define CHIPC_HWREV_HAS_CORECTRL(hwrev) ((hwrev) >= 1)3031/** Evaluates to true if the given ChipCommon core revision provides32* the core count via the chip identification register. */33#define CHIPC_NCORES_MIN_HWREV(hwrev) ((hwrev) == 4 || (hwrev) >= 6)3435/** Evaluates to true if the given ChipCommon core revision supports36* the CHIPC_CAPABILITIES_EXT register */37#define CHIPC_HWREV_HAS_CAP_EXT(hwrev) ((hwrev) >= 35)3839/** Evaluates to true if the chipcommon core (determined from the provided40* @p _chipid (CHIPC_ID) register value) provides a pointer to the enumeration41* table via CHIPC_EROMPTR */42#define CHIPC_HAS_EROMPTR(_chipid) \43(CHIPC_GET_BITS((_chipid), CHIPC_ID_BUS) != BHND_CHIPTYPE_SIBA)4445#define CHIPC_GET_FLAG(_value, _flag) (((_value) & _flag) != 0)46#define CHIPC_GET_BITS(_value, _field) \47((_value & _field ## _MASK) >> _field ## _SHIFT)4849#define CHIPC_ID 0x0050#define CHIPC_CAPABILITIES 0x0451#define CHIPC_CORECTRL 0x08 /* rev >= 1 */52#define CHIPC_BIST 0x0C5354#define CHIPC_OTPST 0x10 /**< otp status */55#define CHIPC_OTPCTRL 0x14 /**< otp control */56#define CHIPC_OTPPROG 0x1857#define CHIPC_OTPLAYOUT 0x1C /**< otp layout (IPX OTP) */5859#define CHIPC_INTST 0x20 /**< interrupt status */60#define CHIPC_INTM 0x24 /**< interrupt mask */6162#define CHIPC_CHIPCTRL 0x28 /**< chip control (rev >= 11) */63#define CHIPC_CHIPST 0x2C /**< chip status (rev >= 11) */6465#define CHIPC_JTAGCMD 0x3066#define CHIPC_JTAGIR 0x3467#define CHIPC_JTAGDR 0x3868#define CHIPC_JTAGCTRL 0x3c6970#define CHIPC_SFLASH_BASE 0x4071#define CHIPC_SFLASH_SIZE 1272#define CHIPC_SFLASHCTRL 0x4073#define CHIPC_SFLASHADDR 0x4474#define CHIPC_SFLASHDATA 0x487576/* siba backplane configuration broadcast (siba-only) */77#define CHIPC_SBBCAST_ADDR 0x5078#define CHIPC_SBBCAST_DATA 0x547980#define CHIPC_GPIOPU 0x58 /**< pull-up mask (rev >= 20) */81#define CHIPC_GPIOPD 0x5C /**< pull down mask (rev >= 20) */82#define CHIPC_GPIOIN 0x6083#define CHIPC_GPIOOUT 0x6484#define CHIPC_GPIOOUTEN 0x6885#define CHIPC_GPIOCTRL 0x6C86#define CHIPC_GPIOPOL 0x7087#define CHIPC_GPIOINTM 0x74 /**< gpio interrupt mask */8889#define CHIPC_GPIOEVENT 0x78 /**< gpio event (rev >= 11) */90#define CHIPC_GPIOEVENT_INTM 0x7C /**< gpio event interrupt mask (rev >= 11) */9192#define CHIPC_WATCHDOG 0x80 /**< watchdog timer */9394#define CHIPC_GPIOEVENT_INTPOLARITY 0x84 /**< gpio even interrupt polarity (rev >= 11) */9596#define CHIPC_GPIOTIMERVAL 0x88 /**< gpio-based LED duty cycle (rev >= 16) */97#define CHIPC_GPIOTIMEROUTMASK 0x8C9899/* clock control registers (non-PMU devices) */100#define CHIPC_CLKC_N 0x90101#define CHIPC_CLKC_SB 0x94 /* m0 (backplane) */102#define CHIPC_CLKC_PCI 0x98 /* m1 */103#define CHIPC_CLKC_M2 0x9C /* mii/uart/mipsref */104#define CHIPC_CLKC_M3 0xA0 /* cpu */105#define CHIPC_CLKDIV 0xA4 /* rev >= 3 */106107#define CHIPC_GPIODEBUGSEL 0xA8 /* rev >= 28 */108#define CHIPC_CAPABILITIES_EXT 0xAC109110/* pll/slowclk clock control registers (rev >= 4) */111#define CHIPC_PLL_ON_DELAY 0xB0 /* rev >= 4 */112#define CHIPC_PLL_FREFSEL_DELAY 0xB4 /* rev >= 4 */113#define CHIPC_PLL_SLOWCLK_CTL 0xB8 /* "slowclock" (rev 6-9) */114115/* "instaclock" clock control registers */116#define CHIPC_SYS_CLK_CTL 0xC0 /* "instaclock" (rev >= 10) */117#define CHIPC_SYS_CLK_ST_STRETCH 0xC4 /* state strech (?) rev >= 10 */118119/* indirect backplane access (rev >= 10) */120#define CHIPC_BP_ADDRLOW 0xD0121#define CHIPC_BP_ADDRHIGH 0xD4122#define CHIPC_BP_DATA 0xD8123#define CHIPC_BP_INDACCESS 0xE0124125/* SPI/I2C (rev >= 37) */126#define CHIPC_GSIO_CTRL 0xE4127#define CHIPC_GSIO_ADDR 0xE8128#define CHIPC_GSIO_DATA 0xEC129130/* More clock dividers (corerev >= 32) */131#define CHIPC_CLKDIV2 0xF0132133#define CHIPC_EROMPTR 0xFC /**< 32-bit EROM base address134* on BCMA devices */135136/* ExtBus control registers (rev >= 3) */137#define CHIPC_PCMCIA_CFG 0x100138#define CHIPC_PCMCIA_MEMWAIT 0x104139#define CHIPC_PCMCIA_ATTRWAIT 0x108140#define CHIPC_PCMCIA_IOWAIT 0x10C141#define CHIPC_IDE_CFG 0x110142#define CHIPC_IDE_MEMWAIT 0x114143#define CHIPC_IDE_ATTRWAIT 0x118144#define CHIPC_IDE_IOWAIT 0x11C145#define CHIPC_PROG_CFG 0x120146#define CHIPC_PROG_WAITCOUNT 0x124147#define CHIPC_FLASH_CFG 0x128148#define CHIPC_FLASH_WAITCOUNT 0x12C149#define CHIPC_SECI_CFG 0x130150#define CHIPC_SECI_ST 0x134151#define CHIPC_SECI_STM 0x138152#define CHIPC_SECI_RXNBC 0x13C153154/* Enhanced Coexistence Interface (ECI) registers (rev 21-34) */155#define CHIPC_ECI_OUTPUT 0x140156#define CHIPC_ECI_CTRL 0x144157#define CHIPC_ECI_INPUTLO 0x148158#define CHIPC_ECI_INPUTMI 0x14C159#define CHIPC_ECI_INPUTHI 0x150160#define CHIPC_ECI_INPUTINTPOLARITYLO 0x154161#define CHIPC_ECI_INPUTINTPOLARITYMI 0x158162#define CHIPC_ECI_INPUTINTPOLARITYHI 0x15C163#define CHIPC_ECI_INTMASKLO 0x160164#define CHIPC_ECI_INTMASKMI 0x164165#define CHIPC_ECI_INTMASKHI 0x168166#define CHIPC_ECI_EVENTLO 0x16C167#define CHIPC_ECI_EVENTMI 0x170168#define CHIPC_ECI_EVENTHI 0x174169#define CHIPC_ECI_EVENTMASKLO 0x178170#define CHIPC_ECI_EVENTMASKMI 0x17C171#define CHIPC_ECI_EVENTMASKHI 0x180172173#define CHIPC_FLASHSTRCFG 0x18C /**< BCM4706 NAND flash config */174175#define CHIPC_SPROM_CTRL 0x190 /**< SPROM interface (rev >= 32) */176#define CHIPC_SPROM_ADDR 0x194177#define CHIPC_SPROM_DATA 0x198178179/* Clock control and hardware workarounds (corerev >= 20) */180#define CHIPC_CLK_CTL_ST 0x1E0181#define CHIPC_SPROM_HWWAR 0x19182183#define CHIPC_UART_BASE 0x300184#define CHIPC_UART_SIZE 0x100185#define CHIPC_UART_MAX 3 /**< max UART blocks */186#define CHIPC_UART(_n) (CHIPC_UART_BASE + (CHIPC_UART_SIZE*_n))187188/* PMU register block (rev >= 20) */189#define CHIPC_PMU_BASE 0x600190#define CHIPC_PMU_SIZE 0x70191192#define CHIPC_SPROM_OTP 0x800 /* SPROM/OTP address space */193#define CHIPC_SPROM_OTP_SIZE 0x400194195/** chipid */196#define CHIPC_ID_CHIP_MASK 0x0000FFFF /**< chip id */197#define CHIPC_ID_CHIP_SHIFT 0198#define CHIPC_ID_REV_MASK 0x000F0000 /**< chip revision */199#define CHIPC_ID_REV_SHIFT 16200#define CHIPC_ID_PKG_MASK 0x00F00000 /**< physical package ID */201#define CHIPC_ID_PKG_SHIFT 20202#define CHIPC_ID_NUMCORE_MASK 0x0F000000 /**< number of cores on chip (rev >= 4) */203#define CHIPC_ID_NUMCORE_SHIFT 24204#define CHIPC_ID_BUS_MASK 0xF0000000 /**< chip/interconnect type (BHND_CHIPTYPE_*) */205#define CHIPC_ID_BUS_SHIFT 28206207/* capabilities */208#define CHIPC_CAP_NUM_UART_MASK 0x00000003 /* Number of UARTs (1-3) */209#define CHIPC_CAP_NUM_UART_SHIFT 0210#define CHIPC_CAP_MIPSEB 0x00000004 /* MIPS is in big-endian mode */211#define CHIPC_CAP_UCLKSEL_MASK 0x00000018 /* UARTs clock select */212#define CHIPC_CAP_UCLKSEL_SHIFT 3213#define CHIPC_CAP_UCLKSEL_UINTCLK 0x1 /* UARTs are driven by internal divided clock */214#define CHIPC_CAP_UARTGPIO 0x00000020 /* UARTs own GPIOs 15:12 */215#define CHIPC_CAP_EXTBUS_MASK 0x000000c0 /* External bus mask */216#define CHIPC_CAP_EXTBUS_SHIFT 6217#define CHIPC_CAP_EXTBUS_NONE 0x0 /* No ExtBus present */218#define CHIPC_CAP_EXTBUS_FULL 0x1 /* ExtBus: PCMCIA, IDE & Prog */219#define CHIPC_CAP_EXTBUS_PROG 0x2 /* ExtBus: ProgIf only */220#define CHIPC_CAP_FLASH_MASK 0x00000700 /* Type of flash */221#define CHIPC_CAP_FLASH_SHIFT 8222#define CHIPC_CAP_FLASH_NONE 0x0 /* No flash */223#define CHIPC_CAP_SFLASH_ST 0x1 /* ST serial flash */224#define CHIPC_CAP_SFLASH_AT 0x2 /* Atmel serial flash */225#define CHIPC_CAP_NFLASH 0x3 /* NAND flash */226#define CHIPC_CAP_PFLASH 0x7 /* Parallel flash */227#define CHIPC_CAP_PLL_MASK 0x00038000 /* Type of PLL */228#define CHIPC_CAP_PLL_SHIFT 15229#define CHIPC_CAP_PWR_CTL 0x00040000 /* Power/clock control */230#define CHIPC_CAP_OTP_SIZE_MASK 0x00380000 /* OTP Size (0 = none) */231#define CHIPC_CAP_OTP_SIZE_SHIFT 19 /* OTP Size shift */232#define CHIPC_CAP_OTP_SIZE_BASE 5 /* OTP Size base */233#define CHIPC_CAP_JTAGP 0x00400000 /* JTAG Master Present */234#define CHIPC_CAP_ROM 0x00800000 /* Internal boot rom active */235#define CHIPC_CAP_BKPLN64 0x08000000 /* 64-bit backplane */236#define CHIPC_CAP_PMU 0x10000000 /* PMU Present, rev >= 20 */237#define CHIPC_CAP_ECI 0x20000000 /* Enhanced Coexistence Interface */238#define CHIPC_CAP_SPROM 0x40000000 /* SPROM Present, rev >= 32 */239#define CHIPC_CAP_4706_NFLASH 0x80000000 /* NAND flash present, BCM4706 or chipc rev38 (BCM5357)? */240241#define CHIPC_CAP2_SECI 0x00000001 /* SECI Present, rev >= 36 */242#define CHIPC_CAP2_GSIO 0x00000002 /* GSIO (spi/i2c) present, rev >= 37 */243#define CHIPC_CAP2_GCI 0x00000004 /* GCI present (rev >= ??) */244#define CHIPC_CAP2_AOB 0x00000040 /* Always on Bus present (rev >= 49)245*246* If set, PMU and GCI registers247* are found in dedicated cores.248*249* This appears to be a lower power250* APB bus, bridged via ARM APB IP. */251252/*253* ChipStatus (Common)254*/255256/** ChipStatus CIS/OTP/SPROM values used to advertise OTP/SPROM availability in257* chipcommon revs 11-31. */258enum {259CHIPC_CST_DEFCIS_SEL = 0, /**< OTP is powered up, use default CIS, no SPROM */260CHIPC_CST_SPROM_SEL = 1, /**< OTP is powered up, SPROM is present */261CHIPC_CST_OTP_SEL = 2, /**< OTP is powered up, no SPROM */262CHIPC_CST_OTP_PWRDN = 3 /**< OTP is powered down, SPROM is present (rev <= 22 only) */263};264265#define CHIPC_CST_SPROM_OTP_SEL_R22_MASK 0x00000003 /**< chipstatus OTP/SPROM SEL value (rev 22) */266#define CHIPC_CST_SPROM_OTP_SEL_R22_SHIFT 0267#define CHIPC_CST_SPROM_OTP_SEL_R23_MASK 0x000000c0 /**< chipstatus OTP/SPROM SEL value (revs 23-31)268*269* it is unknown whether this is supported on270* any CC revs >= 32 that also vend CHIPC_CAP_*271* constants for OTP/SPROM/NVRAM availability.272*/273#define CHIPC_CST_SPROM_OTP_SEL_R23_SHIFT 6274275/* PLL type */276#define CHIPC_PLL_NONE 0x0277#define CHIPC_PLL_TYPE1 0x2 /* 48MHz base, 3 dividers */278#define CHIPC_PLL_TYPE2 0x4 /* 48MHz, 4 dividers */279#define CHIPC_PLL_TYPE3 0x6 /* 25MHz, 2 dividers */280#define CHIPC_PLL_TYPE4 0x1 /* 48MHz, 4 dividers */281#define CHIPC_PLL_TYPE5 0x3 /* 25MHz, 4 dividers */282#define CHIPC_PLL_TYPE6 0x5 /* 100/200 or 120/240 only */283#define CHIPC_PLL_TYPE7 0x7 /* 25MHz, 4 dividers */284285/* dynamic clock control defines */286#define CHIPC_LPOMINFREQ 25000 /* low power oscillator min */287#define CHIPC_LPOMAXFREQ 43000 /* low power oscillator max */288#define CHIPC_XTALMINFREQ 19800000 /* 20 MHz - 1% */289#define CHIPC_XTALMAXFREQ 20200000 /* 20 MHz + 1% */290#define CHIPC_PCIMINFREQ 25000000 /* 25 MHz */291#define CHIPC_PCIMAXFREQ 34000000 /* 33 MHz + fudge */292293#define CHIPC_ILP_DIV_5MHZ 0 /* ILP = 5 MHz */294#define CHIPC_ILP_DIV_1MHZ 4 /* ILP = 1 MHz */295296/* Power Control Defines */297#define CHIPC_PLL_DELAY 150 /* us pll on delay */298#define CHIPC_FREF_DELAY 200 /* us fref change delay */299#define CHIPC_MIN_SLOW_CLK 32 /* us Slow clock period */300#define CHIPC_XTAL_ON_DELAY 1000 /* us crystal power-on delay */301302/* corecontrol */303#define CHIPC_UARTCLKO 0x00000001 /* Drive UART with internal clock */304#define CHIPC_SE 0x00000002 /* sync clk out enable (corerev >= 3) */305#define CHIPC_UARTCLKEN 0x00000008 /* enable UART Clock (corerev > = 21 */306307/* chipcontrol */308#define CHIPCTRL_4321A0_DEFAULT 0x3a4309#define CHIPCTRL_4321A1_DEFAULT 0x0a4310#define CHIPCTRL_4321_PLL_DOWN 0x800000 /* serdes PLL down override */311312/* Fields in the otpstatus register in rev >= 21 */313#define CHIPC_OTPS_OL_MASK 0x000000ff314#define CHIPC_OTPS_OL_MFG 0x00000001 /* manuf row is locked */315#define CHIPC_OTPS_OL_OR1 0x00000002 /* otp redundancy row 1 is locked */316#define CHIPC_OTPS_OL_OR2 0x00000004 /* otp redundancy row 2 is locked */317#define CHIPC_OTPS_OL_GU 0x00000008 /* general use region is locked */318#define CHIPC_OTPS_GUP_MASK 0x00000f00319#define CHIPC_OTPS_GUP_SHIFT 8320#define CHIPC_OTPS_GUP_HW 0x00000100 /* h/w subregion is programmed */321#define CHIPC_OTPS_GUP_SW 0x00000200 /* s/w subregion is programmed */322#define CHIPC_OTPS_GUP_CI 0x00000400 /* chipid/pkgopt subregion is programmed */323#define CHIPC_OTPS_GUP_FUSE 0x00000800 /* fuse subregion is programmed */324#define CHIPC_OTPS_READY 0x00001000325#define CHIPC_OTPS_RV(x) (1 << (16 + (x))) /* redundancy entry valid */326#define CHIPC_OTPS_RV_MASK 0x0fff0000327328/* IPX OTP fields in the otpcontrol register */329#define CHIPC_OTPC_PROGSEL 0x00000001330#define CHIPC_OTPC_PCOUNT_MASK 0x0000000e331#define CHIPC_OTPC_PCOUNT_SHIFT 1332#define CHIPC_OTPC_VSEL_MASK 0x000000f0333#define CHIPC_OTPC_VSEL_SHIFT 4334#define CHIPC_OTPC_TMM_MASK 0x00000700335#define CHIPC_OTPC_TMM_SHIFT 8336#define CHIPC_OTPC_ODM 0x00000800337#define CHIPC_OTPC_PROGEN 0x80000000338339/* Fields in otpprog in IPX OTP and HND OTP */340#define CHIPC_OTPP_COL_MASK 0x000000ff341#define CHIPC_OTPP_COL_SHIFT 0342#define CHIPC_OTPP_ROW_MASK 0x0000ff00343#define CHIPC_OTPP_ROW_SHIFT 8344#define CHIPC_OTPP_OC_MASK 0x0f000000345#define CHIPC_OTPP_OC_SHIFT 24346#define CHIPC_OTPP_READERR 0x10000000347#define CHIPC_OTPP_VALUE_MASK 0x20000000348#define CHIPC_OTPP_VALUE_SHIFT 29349#define CHIPC_OTPP_START_BUSY 0x80000000350#define CHIPC_OTPP_READ 0x40000000 /* HND OTP */351352/* otplayout */353#define CHIPC_OTPL_SIZE_MASK 0x0000f000 /* rev >= 49 */354#define CHIPC_OTPL_SIZE_SHIFT 12355#define CHIPC_OTPL_GUP_MASK 0x00000FFF /* bit offset to general use region */356#define CHIPC_OTPL_GUP_SHIFT 0357#define CHIPC_OTPL_CISFORMAT_NEW 0x80000000 /* rev >= 36 */358359/* Opcodes for OTPP_OC field */360#define CHIPC_OTPPOC_READ 0361#define CHIPC_OTPPOC_BIT_PROG 1362#define CHIPC_OTPPOC_VERIFY 3363#define CHIPC_OTPPOC_INIT 4364#define CHIPC_OTPPOC_SET 5365#define CHIPC_OTPPOC_RESET 6366#define CHIPC_OTPPOC_OCST 7367#define CHIPC_OTPPOC_ROW_LOCK 8368#define CHIPC_OTPPOC_PRESCN_TEST 9369370/* Jtagm characteristics that appeared at a given corerev */371#define CHIPC_JTAGM_CREV_OLD 10 /* Old command set, 16bit max IR */372#define CHIPC_JTAGM_CREV_IRP 22 /* Able to do pause-ir */373#define CHIPC_JTAGM_CREV_RTI 28 /* Able to do return-to-idle */374375/* jtagcmd */376#define CHIPC_JCMD_START 0x80000000377#define CHIPC_JCMD_BUSY 0x80000000378#define CHIPC_JCMD_STATE_MASK 0x60000000379#define CHIPC_JCMD_STATE_TLR 0x00000000 /* Test-logic-reset */380#define CHIPC_JCMD_STATE_PIR 0x20000000 /* Pause IR */381#define CHIPC_JCMD_STATE_PDR 0x40000000 /* Pause DR */382#define CHIPC_JCMD_STATE_RTI 0x60000000 /* Run-test-idle */383#define CHIPC_JCMD0_ACC_MASK 0x0000f000384#define CHIPC_JCMD0_ACC_IRDR 0x00000000385#define CHIPC_JCMD0_ACC_DR 0x00001000386#define CHIPC_JCMD0_ACC_IR 0x00002000387#define CHIPC_JCMD0_ACC_RESET 0x00003000388#define CHIPC_JCMD0_ACC_IRPDR 0x00004000389#define CHIPC_JCMD0_ACC_PDR 0x00005000390#define CHIPC_JCMD0_IRW_MASK 0x00000f00391#define CHIPC_JCMD_ACC_MASK 0x000f0000 /* Changes for corerev 11 */392#define CHIPC_JCMD_ACC_IRDR 0x00000000393#define CHIPC_JCMD_ACC_DR 0x00010000394#define CHIPC_JCMD_ACC_IR 0x00020000395#define CHIPC_JCMD_ACC_RESET 0x00030000396#define CHIPC_JCMD_ACC_IRPDR 0x00040000397#define CHIPC_JCMD_ACC_PDR 0x00050000398#define CHIPC_JCMD_ACC_PIR 0x00060000399#define CHIPC_JCMD_ACC_IRDR_I 0x00070000 /* rev 28: return to run-test-idle */400#define CHIPC_JCMD_ACC_DR_I 0x00080000 /* rev 28: return to run-test-idle */401#define CHIPC_JCMD_IRW_MASK 0x00001f00402#define CHIPC_JCMD_IRW_SHIFT 8403#define CHIPC_JCMD_DRW_MASK 0x0000003f404405/* jtagctrl */406#define CHIPC_JCTRL_FORCE_CLK 4 /* Force clock */407#define CHIPC_JCTRL_EXT_EN 2 /* Enable external targets */408#define CHIPC_JCTRL_EN 1 /* Enable Jtag master */409410/* Fields in clkdiv */411#define CHIPC_CLKD_SFLASH 0x0f000000412#define CHIPC_CLKD_SFLASH_SHIFT 24413#define CHIPC_CLKD_OTP 0x000f0000414#define CHIPC_CLKD_OTP_SHIFT 16415#define CHIPC_CLKD_JTAG 0x00000f00416#define CHIPC_CLKD_JTAG_SHIFT 8417#define CHIPC_CLKD_UART 0x000000ff418419#define CHIPC_CLKD2_SPROM 0x00000003420421/* intstatus/intmask */422#define CHIPC_CI_GPIO 0x00000001 /* gpio intr */423#define CHIPC_CI_EI 0x00000002 /* extif intr (corerev >= 3) */424#define CHIPC_CI_TEMP 0x00000004 /* temp. ctrl intr (corerev >= 15) */425#define CHIPC_CI_SIRQ 0x00000008 /* serial IRQ intr (corerev >= 15) */426#define CHIPC_CI_PMU 0x00000020 /* pmu intr (corerev >= 21) */427#define CHIPC_CI_UART 0x00000040 /* uart intr (corerev >= 21) */428#define CHIPC_CI_WDRESET 0x80000000 /* watchdog reset occurred */429430/* slow_clk_ctl */431#define CHIPC_SCC_SS_MASK 0x00000007 /* slow clock source mask */432#define CHIPC_SCC_SS_LPO 0x00000000 /* source of slow clock is LPO */433#define CHIPC_SCC_SS_XTAL 0x00000001 /* source of slow clock is crystal */434#define CHIPC_SCC_SS_PCI 0x00000002 /* source of slow clock is PCI */435#define CHIPC_SCC_LF 0x00000200 /* LPOFreqSel, 1: 160Khz, 0: 32KHz */436#define CHIPC_SCC_LP 0x00000400 /* LPOPowerDown, 1: LPO is disabled,437* 0: LPO is enabled438*/439#define CHIPC_SCC_FS 0x00000800 /* ForceSlowClk, 1: sb/cores running on slow clock,440* 0: power logic control441*/442#define CHIPC_SCC_IP 0x00001000 /* IgnorePllOffReq, 1/0: power logic ignores/honors443* PLL clock disable requests from core444*/445#define CHIPC_SCC_XC 0x00002000 /* XtalControlEn, 1/0: power logic does/doesn't446* disable crystal when appropriate447*/448#define CHIPC_SCC_XP 0x00004000 /* XtalPU (RO), 1/0: crystal running/disabled */449#define CHIPC_SCC_CD_MASK 0xffff0000 /* ClockDivider (SlowClk = 1/(4+divisor)) */450#define CHIPC_SCC_CD_SHIFT 16451452/* system_clk_ctl */453#define CHIPC_SYCC_IE 0x00000001 /* ILPen: Enable Idle Low Power */454#define CHIPC_SYCC_AE 0x00000002 /* ALPen: Enable Active Low Power */455#define CHIPC_SYCC_FP 0x00000004 /* ForcePLLOn */456#define CHIPC_SYCC_AR 0x00000008 /* Force ALP (or HT if ALPen is not set */457#define CHIPC_SYCC_HR 0x00000010 /* Force HT */458#define CHIPC_SYCC_CD_MASK 0xffff0000 /* ClkDiv (ILP = 1/(4 * (divisor + 1)) */459#define CHIPC_SYCC_CD_SHIFT 16460461/* Indirect backplane access */462#define CHIPC_BPIA_BYTEEN 0x0000000f463#define CHIPC_BPIA_SZ1 0x00000001464#define CHIPC_BPIA_SZ2 0x00000003465#define CHIPC_BPIA_SZ4 0x00000007466#define CHIPC_BPIA_SZ8 0x0000000f467#define CHIPC_BPIA_WRITE 0x00000100468#define CHIPC_BPIA_START 0x00000200469#define CHIPC_BPIA_BUSY 0x00000200470#define CHIPC_BPIA_ERROR 0x00000400471472/* pcmcia/prog/flash_config */473#define CHIPC_CF_EN 0x00000001 /* enable */474#define CHIPC_CF_EM_MASK 0x0000000e /* mode */475#define CHIPC_CF_EM_SHIFT 1476#define CHIPC_CF_EM_FLASH 0 /* flash/asynchronous mode */477#define CHIPC_CF_EM_SYNC 2 /* synchronous mode */478#define CHIPC_CF_EM_PCMCIA 4 /* pcmcia mode */479#define CHIPC_CF_DS 0x00000010 /* destsize: 0=8bit, 1=16bit */480#define CHIPC_CF_BS 0x00000020 /* byteswap */481#define CHIPC_CF_CD_MASK 0x000000c0 /* clock divider */482#define CHIPC_CF_CD_SHIFT 6483#define CHIPC_CF_CD_DIV2 0x00000000 /* backplane/2 */484#define CHIPC_CF_CD_DIV3 0x00000040 /* backplane/3 */485#define CHIPC_CF_CD_DIV4 0x00000080 /* backplane/4 */486#define CHIPC_CF_CE 0x00000100 /* clock enable */487#define CHIPC_CF_SB 0x00000200 /* size/bytestrobe (synch only) */488489/* pcmcia_memwait */490#define CHIPC_PM_W0_MASK 0x0000003f /* waitcount0 */491#define CHIPC_PM_W1_MASK 0x00001f00 /* waitcount1 */492#define CHIPC_PM_W1_SHIFT 8493#define CHIPC_PM_W2_MASK 0x001f0000 /* waitcount2 */494#define CHIPC_PM_W2_SHIFT 16495#define CHIPC_PM_W3_MASK 0x1f000000 /* waitcount3 */496#define CHIPC_PM_W3_SHIFT 24497498/* pcmcia_attrwait */499#define CHIPC_PA_W0_MASK 0x0000003f /* waitcount0 */500#define CHIPC_PA_W1_MASK 0x00001f00 /* waitcount1 */501#define CHIPC_PA_W1_SHIFT 8502#define CHIPC_PA_W2_MASK 0x001f0000 /* waitcount2 */503#define CHIPC_PA_W2_SHIFT 16504#define CHIPC_PA_W3_MASK 0x1f000000 /* waitcount3 */505#define CHIPC_PA_W3_SHIFT 24506507/* pcmcia_iowait */508#define CHIPC_PI_W0_MASK 0x0000003f /* waitcount0 */509#define CHIPC_PI_W1_MASK 0x00001f00 /* waitcount1 */510#define CHIPC_PI_W1_SHIFT 8511#define CHIPC_PI_W2_MASK 0x001f0000 /* waitcount2 */512#define CHIPC_PI_W2_SHIFT 16513#define CHIPC_PI_W3_MASK 0x1f000000 /* waitcount3 */514#define CHIPC_PI_W3_SHIFT 24515516/* prog_waitcount */517#define CHIPC_PW_W0_MASK 0x0000001f /* waitcount0 */518#define CHIPC_PW_W1_MASK 0x00001f00 /* waitcount1 */519#define CHIPC_PW_W1_SHIFT 8520#define CHIPC_PW_W2_MASK 0x001f0000 /* waitcount2 */521#define CHIPC_PW_W2_SHIFT 16522#define CHIPC_PW_W3_MASK 0x1f000000 /* waitcount3 */523#define CHIPC_PW_W3_SHIFT 24524525#define CHIPC_PW_W0 0x0000000c526#define CHIPC_PW_W1 0x00000a00527#define CHIPC_PW_W2 0x00020000528#define CHIPC_PW_W3 0x01000000529530/* flash_waitcount */531#define CHIPC_FW_W0_MASK 0x0000003f /* waitcount0 */532#define CHIPC_FW_W1_MASK 0x00001f00 /* waitcount1 */533#define CHIPC_FW_W1_SHIFT 8534#define CHIPC_FW_W2_MASK 0x001f0000 /* waitcount2 */535#define CHIPC_FW_W2_SHIFT 16536#define CHIPC_FW_W3_MASK 0x1f000000 /* waitcount3 */537#define CHIPC_FW_W3_SHIFT 24538539/* When SPROM support present, fields in spromcontrol */540#define CHIPC_SRC_START 0x80000000541#define CHIPC_SRC_BUSY 0x80000000542#define CHIPC_SRC_OPCODE 0x60000000543#define CHIPC_SRC_OP_READ 0x00000000544#define CHIPC_SRC_OP_WRITE 0x20000000545#define CHIPC_SRC_OP_WRDIS 0x40000000546#define CHIPC_SRC_OP_WREN 0x60000000547#define CHIPC_SRC_OTPSEL 0x00000010548#define CHIPC_SRC_LOCK 0x00000008549#define CHIPC_SRC_SIZE_MASK 0x00000006550#define CHIPC_SRC_SIZE_1K 0x00000000551#define CHIPC_SRC_SIZE_4K 0x00000002552#define CHIPC_SRC_SIZE_16K 0x00000004553#define CHIPC_SRC_SIZE_SHIFT 1554#define CHIPC_SRC_PRESENT 0x00000001555556/* gpiotimerval */557#define CHIPC_GPIO_ONTIME_SHIFT 16558#define CHIPC_GPIOTIMERVAL_DEFAULT_ON 10 /**< default 10% on duty cycle */559#define CHIPC_GPIOTIMERVAL_DEFAULT_OFF 90 /**< default 90% off duty cycle */560#define CHIPC_GPIOTIMERVAL_DEFAULT \561((CHIPC_GPIOTIMERVAL_DEFAULT_ON << CHIPC_GPIO_ONTIME_SHIFT) | \562(CHIPC_GPIOTIMERVAL_DEFAULT_OFF))563564/* clockcontrol_n */565#define CHIPC_CN_N1_MASK 0x3f /* n1 control */566#define CHIPC_CN_N1_SHIFT 0567#define CHIPC_CN_N2_MASK 0x3f00 /* n2 control */568#define CHIPC_CN_N2_SHIFT 8569#define CHIPC_CN_PLLC_MASK 0xf0000 /* pll control */570#define CHIPC_CN_PLLC_SHIFT 16571572/* clockcontrol_sb/pci/uart */573#define CHIPC_M1_MASK 0x3f /* m1 control */574#define CHIPC_M1_SHIFT 0575#define CHIPC_M2_MASK 0x3f00 /* m2 control */576#define CHIPC_M2_SHIFT 8577#define CHIPC_M3_MASK 0x3f0000 /* m3 control */578#define CHIPC_M3_SHIFT 16579#define CHIPC_MC_MASK 0x1f000000 /* mux control */580#define CHIPC_MC_SHIFT 24581582/* N3M Clock control magic field values */583#define CHIPC_F6_2 0x02 /* A factor of 2 in */584#define CHIPC_F6_3 0x03 /* 6-bit fields like */585#define CHIPC_F6_4 0x05 /* N1, M1 or M3 */586#define CHIPC_F6_5 0x09587#define CHIPC_F6_6 0x11588#define CHIPC_F6_7 0x21589590#define CHIPC_F5_BIAS 5 /* 5-bit fields get this added */591592#define CHIPC_MC_BYPASS 0x08593#define CHIPC_MC_M1 0x04594#define CHIPC_MC_M1M2 0x02595#define CHIPC_MC_M1M2M3 0x01596#define CHIPC_MC_M1M3 0x11597598/* Type 2 Clock control magic field values */599#define CHIPC_T2_BIAS 2 /* n1, n2, m1 & m3 bias */600#define CHIPC_T2M2_BIAS 3 /* m2 bias */601602#define CHIPC_T2MC_M1BYP 1603#define CHIPC_T2MC_M2BYP 2604#define CHIPC_T2MC_M3BYP 4605606/* Type 6 Clock control magic field values */607#define CHIPC_T6_MMASK 1 /* bits of interest in m */608#define CHIPC_T6_M0 120000000 /* sb clock for m = 0 */609#define CHIPC_T6_M1 100000000 /* sb clock for m = 1 */610#define CHIPC_SB2MIPS_T6(sb) (2 * (sb))611612/* Common clock base */613#define CHIPC_CLOCK_BASE1 24000000 /* Half the clock freq */614#define CHIPC_CLOCK_BASE2 12500000 /* Alternate crystal on some PLLs */615616/* Clock control values for 200MHz in 5350 */617#define CHIPC_CLKC_5350_N 0x0311618#define CHIPC_CLKC_5350_M 0x04020009619620/* Bits in the ExtBus config registers */621#define CHIPC_CFG_EN 0x0001 /* Enable */622#define CHIPC_CFG_EM_MASK 0x000e /* Extif Mode */623#define CHIPC_CFG_EM_ASYNC 0x0000 /* Async/Parallel flash */624#define CHIPC_CFG_EM_SYNC 0x0002 /* Synchronous */625#define CHIPC_CFG_EM_PCMCIA 0x0004 /* PCMCIA */626#define CHIPC_CFG_EM_IDE 0x0006 /* IDE */627#define CHIPC_FLASH_CFG_DS 0x0010 /* Data size, 0=8bit, 1=16bit */628#define CHIPC_FLASH_CFG_CD_MASK 0x00e0 /* Sync: Clock divisor, rev >= 20 */629#define CHIPC_FLASH_CFG_CE 0x0100 /* Sync: Clock enable, rev >= 20 */630#define CHIPC_FLASH_CFG_SB 0x0200 /* Sync: Size/Bytestrobe, rev >= 20 */631#define CHIPC_FLASH_CFG_IS 0x0400 /* Extif Sync Clk Select, rev >= 20 */632633/* ExtBus address space */634#define CHIPC_EB_BASE 0x1a000000 /* Chipc ExtBus base address */635#define CHIPC_EB_PCMCIA_MEM 0x1a000000 /* PCMCIA 0 memory base address */636#define CHIPC_EB_PCMCIA_IO 0x1a200000 /* PCMCIA 0 I/O base address */637#define CHIPC_EB_PCMCIA_CFG 0x1a400000 /* PCMCIA 0 config base address */638#define CHIPC_EB_IDE 0x1a800000 /* IDE memory base */639#define CHIPC_EB_PCMCIA1_MEM 0x1a800000 /* PCMCIA 1 memory base address */640#define CHIPC_EB_PCMCIA1_IO 0x1aa00000 /* PCMCIA 1 I/O base address */641#define CHIPC_EB_PCMCIA1_CFG 0x1ac00000 /* PCMCIA 1 config base address */642#define CHIPC_EB_PROGIF 0x1b000000 /* ProgIF Async/Sync base address */643644/* Start/busy bit in flashcontrol */645#define CHIPC_SFLASH_OPCODE 0x000000ff646#define CHIPC_SFLASH_ACTION 0x00000700647#define CHIPC_SFLASH_CS_ACTIVE 0x00001000 /* Chip Select Active, rev >= 20 */648#define CHIPC_SFLASH_START 0x80000000649#define CHIPC_SFLASH_BUSY SFLASH_START650651/* flashcontrol action codes */652#define CHIPC_SFLASH_ACT_OPONLY 0x0000 /* Issue opcode only */653#define CHIPC_SFLASH_ACT_OP1D 0x0100 /* opcode + 1 data byte */654#define CHIPC_SFLASH_ACT_OP3A 0x0200 /* opcode + 3 addr bytes */655#define CHIPC_SFLASH_ACT_OP3A1D 0x0300 /* opcode + 3 addr & 1 data bytes */656#define CHIPC_SFLASH_ACT_OP3A4D 0x0400 /* opcode + 3 addr & 4 data bytes */657#define CHIPC_SFLASH_ACT_OP3A4X4D 0x0500 /* opcode + 3 addr, 4 don't care & 4 data bytes */658#define CHIPC_SFLASH_ACT_OP3A1X4D 0x0700 /* opcode + 3 addr, 1 don't care & 4 data bytes */659660/* flashcontrol action+opcodes for ST flashes */661#define CHIPC_SFLASH_ST_WREN 0x0006 /* Write Enable */662#define CHIPC_SFLASH_ST_WRDIS 0x0004 /* Write Disable */663#define CHIPC_SFLASH_ST_RDSR 0x0105 /* Read Status Register */664#define CHIPC_SFLASH_ST_WRSR 0x0101 /* Write Status Register */665#define CHIPC_SFLASH_ST_READ 0x0303 /* Read Data Bytes */666#define CHIPC_SFLASH_ST_PP 0x0302 /* Page Program */667#define CHIPC_SFLASH_ST_SE 0x02d8 /* Sector Erase */668#define CHIPC_SFLASH_ST_BE 0x00c7 /* Bulk Erase */669#define CHIPC_SFLASH_ST_DP 0x00b9 /* Deep Power-down */670#define CHIPC_SFLASH_ST_RES 0x03ab /* Read Electronic Signature */671#define CHIPC_SFLASH_ST_CSA 0x1000 /* Keep chip select asserted */672#define CHIPC_SFLASH_ST_SSE 0x0220 /* Sub-sector Erase */673674/* Status register bits for ST flashes */675#define CHIPC_SFLASH_ST_WIP 0x01 /* Write In Progress */676#define CHIPC_SFLASH_ST_WEL 0x02 /* Write Enable Latch */677#define CHIPC_SFLASH_ST_BP_MASK 0x1c /* Block Protect */678#define CHIPC_SFLASH_ST_BP_SHIFT 2679#define CHIPC_SFLASH_ST_SRWD 0x80 /* Status Register Write Disable */680681/* flashcontrol action+opcodes for Atmel flashes */682#define CHIPC_SFLASH_AT_READ 0x07e8683#define CHIPC_SFLASH_AT_PAGE_READ 0x07d2684#define CHIPC_SFLASH_AT_BUF1_READ685#define CHIPC_SFLASH_AT_BUF2_READ686#define CHIPC_SFLASH_AT_STATUS 0x01d7687#define CHIPC_SFLASH_AT_BUF1_WRITE 0x0384688#define CHIPC_SFLASH_AT_BUF2_WRITE 0x0387689#define CHIPC_SFLASH_AT_BUF1_ERASE_PROGRAM 0x0283690#define CHIPC_SFLASH_AT_BUF2_ERASE_PROGRAM 0x0286691#define CHIPC_SFLASH_AT_BUF1_PROGRAM 0x0288692#define CHIPC_SFLASH_AT_BUF2_PROGRAM 0x0289693#define CHIPC_SFLASH_AT_PAGE_ERASE 0x0281694#define CHIPC_SFLASH_AT_BLOCK_ERASE 0x0250695#define CHIPC_SFLASH_AT_BUF1_WRITE_ERASE_PROGRAM 0x0382696#define CHIPC_SFLASH_AT_BUF2_WRITE_ERASE_PROGRAM 0x0385697#define CHIPC_SFLASH_AT_BUF1_LOAD 0x0253698#define CHIPC_SFLASH_AT_BUF2_LOAD 0x0255699#define CHIPC_SFLASH_AT_BUF1_COMPARE 0x0260700#define CHIPC_SFLASH_AT_BUF2_COMPARE 0x0261701#define CHIPC_SFLASH_AT_BUF1_REPROGRAM 0x0258702#define CHIPC_SFLASH_AT_BUF2_REPROGRAM 0x0259703704/* Status register bits for Atmel flashes */705#define CHIPC_SFLASH_AT_READY 0x80706#define CHIPC_SFLASH_AT_MISMATCH 0x40707#define CHIPC_SFLASH_AT_ID_MASK 0x38708#define CHIPC_SFLASH_AT_ID_SHIFT 3709710/*711* These are the UART port assignments, expressed as offsets from the base712* register. These assignments should hold for any serial port based on713* a 8250, 16450, or 16550(A).714*/715716#define CHIPC_UART_RX 0 /* In: Receive buffer (DLAB=0) */717#define CHIPC_UART_TX 0 /* Out: Transmit buffer (DLAB=0) */718#define CHIPC_UART_DLL 0 /* Out: Divisor Latch Low (DLAB=1) */719#define CHIPC_UART_IER 1 /* In/Out: Interrupt Enable Register (DLAB=0) */720#define CHIPC_UART_DLM 1 /* Out: Divisor Latch High (DLAB=1) */721#define CHIPC_UART_IIR 2 /* In: Interrupt Identity Register */722#define CHIPC_UART_FCR 2 /* Out: FIFO Control Register */723#define CHIPC_UART_LCR 3 /* Out: Line Control Register */724#define CHIPC_UART_MCR 4 /* Out: Modem Control Register */725#define CHIPC_UART_LSR 5 /* In: Line Status Register */726#define CHIPC_UART_MSR 6 /* In: Modem Status Register */727#define CHIPC_UART_SCR 7 /* I/O: Scratch Register */728#define CHIPC_UART_LCR_DLAB 0x80 /* Divisor latch access bit */729#define CHIPC_UART_LCR_WLEN8 0x03 /* Word length: 8 bits */730#define CHIPC_UART_MCR_OUT2 0x08 /* MCR GPIO out 2 */731#define CHIPC_UART_MCR_LOOP 0x10 /* Enable loopback test mode */732#define CHIPC_UART_LSR_RX_FIFO 0x80 /* Receive FIFO error */733#define CHIPC_UART_LSR_TDHR 0x40 /* Data-hold-register empty */734#define CHIPC_UART_LSR_THRE 0x20 /* Transmit-hold-register empty */735#define CHIPC_UART_LSR_BREAK 0x10 /* Break interrupt */736#define CHIPC_UART_LSR_FRAMING 0x08 /* Framing error */737#define CHIPC_UART_LSR_PARITY 0x04 /* Parity error */738#define CHIPC_UART_LSR_OVERRUN 0x02 /* Overrun error */739#define CHIPC_UART_LSR_RXRDY 0x01 /* Receiver ready */740#define CHIPC_UART_FCR_FIFO_ENABLE 1 /* FIFO control register bit controlling FIFO enable/disable */741742/* Interrupt Identity Register (IIR) bits */743#define CHIPC_UART_IIR_FIFO_MASK 0xc0 /* IIR FIFO disable/enabled mask */744#define CHIPC_UART_IIR_INT_MASK 0xf /* IIR interrupt ID source */745#define CHIPC_UART_IIR_MDM_CHG 0x0 /* Modem status changed */746#define CHIPC_UART_IIR_NOINT 0x1 /* No interrupt pending */747#define CHIPC_UART_IIR_THRE 0x2 /* THR empty */748#define CHIPC_UART_IIR_RCVD_DATA 0x4 /* Received data available */749#define CHIPC_UART_IIR_RCVR_STATUS 0x6 /* Receiver status */750#define CHIPC_UART_IIR_CHAR_TIME 0xc /* Character time */751752/* Interrupt Enable Register (IER) bits */753#define CHIPC_UART_IER_EDSSI 8 /* enable modem status interrupt */754#define CHIPC_UART_IER_ELSI 4 /* enable receiver line status interrupt */755#define CHIPC_UART_IER_ETBEI 2 /* enable transmitter holding register empty interrupt */756#define CHIPC_UART_IER_ERBFI 1 /* enable data available interrupt */757758/* 4325 chip-specific ChipStatus register bits */759#define CHIPC_CST4325_SPROM_OTP_SEL_MASK CHIPC_CST_SPROM_OTP_SEL_R22_MASK760#define CHIPC_CST4325_SPROM_OTP_SEL_SHIFT CHIPC_CST_SPROM_OTP_SEL_R22_SHIFT761#define CHIPC_CST4325_SDIO_USB_MODE_MASK 0x00000004762#define CHIPC_CST4325_SDIO_USB_MODE_SHIFT 2763#define CHIPC_CST4325_RCAL_VALID_MASK 0x00000008764#define CHIPC_CST4325_RCAL_VALID_SHIFT 3765#define CHIPC_CST4325_RCAL_VALUE_MASK 0x000001f0766#define CHIPC_CST4325_RCAL_VALUE_SHIFT 4767#define CHIPC_CST4325_PMUTOP_2B_MASK 0x00000200 /* 1 for 2b, 0 for to 2a */768#define CHIPC_CST4325_PMUTOP_2B_SHIFT 9769770/* 4329 chip-specific ChipStatus register bits */771#define CHIPC_CST4329_SPROM_OTP_SEL_MASK CHIPC_CST_SPROM_OTP_SEL_R22_MASK772#define CHIPC_CST4329_SPROM_OTP_SEL_SHIFT CHIPC_CST_SPROM_OTP_SEL_R22_SHIFT773#define CHIPC_CST4329_SPI_SDIO_MODE_MASK 0x00000004774#define CHIPC_CST4329_SPI_SDIO_MODE_SHIFT 2775776/* 4312 chip-specific ChipStatus register bits */777#define CHIPC_CST4312_SPROM_OTP_SEL_MASK CHIPC_CST_SPROM_OTP_SEL_R22_MASK778#define CHIPC_CST4312_SPROM_OTP_SEL_SHIFT CHIPC_CST_SPROM_OTP_SEL_R22_SHIFT779780/* 4322 chip-specific ChipStatus register bits */781#define CHIPC_CST4322_XTAL_FREQ_20_40MHZ 0x00000020782#define CHIPC_CST4322_SPROM_OTP_SEL_MASK CHIPC_CST_SPROM_OTP_SEL_R23_MASK783#define CHIPC_CST4322_SPROM_OTP_SEL_SHIFT CHIPC_CST_SPROM_OTP_SEL_R23_SHIFT784#define CHIPC_CST4322_PCI_OR_USB 0x00000100785#define CHIPC_CST4322_BOOT_MASK 0x00000600786#define CHIPC_CST4322_BOOT_SHIFT 9787#define CHIPC_CST4322_BOOT_FROM_SRAM 0 /* boot from SRAM, ARM in reset */788#define CHIPC_CST4322_BOOT_FROM_ROM 1 /* boot from ROM */789#define CHIPC_CST4322_BOOT_FROM_FLASH 2 /* boot from FLASH */790#define CHIPC_CST4322_BOOT_FROM_INVALID 3791#define CHIPC_CST4322_ILP_DIV_EN 0x00000800792#define CHIPC_CST4322_FLASH_TYPE_MASK 0x00001000793#define CHIPC_CST4322_FLASH_TYPE_SHIFT 12794#define CHIPC_CST4322_FLASH_TYPE_SHIFT_ST 0 /* ST serial FLASH */795#define CHIPC_CST4322_FLASH_TYPE_SHIFT_ATMEL 1 /* ATMEL flash */796#define CHIPC_CST4322_ARM_TAP_SEL 0x00002000797#define CHIPC_CST4322_RES_INIT_MODE_MASK 0x0000c000798#define CHIPC_CST4322_RES_INIT_MODE_SHIFT 14799#define CHIPC_CST4322_RES_INIT_MODE_ILPAVAIL 0 /* resinitmode: ILP available */800#define CHIPC_CST4322_RES_INIT_MODE_ILPREQ 1 /* resinitmode: ILP request */801#define CHIPC_CST4322_RES_INIT_MODE_ALPAVAIL 2 /* resinitmode: ALP available */802#define CHIPC_CST4322_RES_INIT_MODE_HTAVAIL 3 /* resinitmode: HT available */803#define CHIPC_CST4322_PCIPLLCLK_GATING 0x00010000804#define CHIPC_CST4322_CLK_SWITCH_PCI_TO_ALP 0x00020000805#define CHIPC_CST4322_PCI_CARDBUS_MODE 0x00040000806807/* 43236 Chip specific ChipStatus register bits */808#define CHIPC_CST43236_SFLASH_MASK 0x00000040809#define CHIPC_CST43236_OTP_SEL_MASK 0x00000080810#define CHIPC_CST43236_OTP_SEL_SHIFT 7811#define CHIPC_CST43236_HSIC_MASK 0x00000100 /* USB/HSIC */812#define CHIPC_CST43236_BP_CLK 0x00000200 /* 120/96Mbps */813#define CHIPC_CST43236_BOOT_MASK 0x00001800814#define CHIPC_CST43236_BOOT_SHIFT 11815#define CHIPC_CST43236_BOOT_FROM_SRAM 0 /* boot from SRAM, ARM in reset */816#define CHIPC_CST43236_BOOT_FROM_ROM 1 /* boot from ROM */817#define CHIPC_CST43236_BOOT_FROM_FLASH 2 /* boot from FLASH */818#define CHIPC_CST43236_BOOT_FROM_INVALID 3819820/* 43237 Chip specific ChipStatus register bits */821#define CHIPC_CST43237_BP_CLK 0x00000200 /* 96/80Mbps */822823/* 4331 Chip specific ChipStatus register bits */824#define CHIPC_CST4331_XTAL_FREQ 0x00000001 /* crystal frequency 20/40Mhz */825#define CHIPC_CST4331_SPROM_PRESENT 0x00000002826#define CHIPC_CST4331_OTP_PRESENT 0x00000004827#define CHIPC_CST4331_LDO_RF 0x00000008828#define CHIPC_CST4331_LDO_PAR 0x00000010829830/* 4331 chip-specific CHIPCTRL register bits */831#define CHIPC_CCTRL4331_BT_COEXIST (1<<0) /* 0 disable */832#define CHIPC_CCTRL4331_SECI (1<<1) /* 0 SECI is disabled (JATG functional) */833#define CHIPC_CCTRL4331_EXT_LNA (1<<2) /* 0 disable */834#define CHIPC_CCTRL4331_SPROM_GPIO13_15 (1<<3) /* sprom/gpio13-15 mux */835#define CHIPC_CCTRL4331_EXTPA_EN (1<<4) /* 0 ext pa disable, 1 ext pa enabled */836#define CHIPC_CCTRL4331_GPIOCLK_ON_SPROMCS (1<<5) /* set drive out GPIO_CLK on sprom_cs pin */837#define CHIPC_CCTRL4331_PCIE_MDIO_ON_SPROMCS (1<<6) /* use sprom_cs pin as PCIE mdio interface */838#define CHIPC_CCTRL4331_EXTPA_ON_GPIO2_5 (1<<7) /* aband extpa will be at gpio2/5 and sprom_dout */839#define CHIPC_CCTRL4331_OVR_PIPEAUXCLKEN (1<<8) /* override core control on pipe_AuxClkEnable */840#define CHIPC_CCTRL4331_OVR_PIPEAUXPWRDOWN (1<<9) /* override core control on pipe_AuxPowerDown */841#define CHIPC_CCTRL4331_PCIE_AUXCLKEN (1<<10) /* pcie_auxclkenable */842#define CHIPC_CCTRL4331_PCIE_PIPE_PLLDOWN (1<<11) /* pcie_pipe_pllpowerdown */843#define CHIPC_CCTRL4331_EXTPA_EN2 (1<<12) /* 0 ext pa2 disable, 1 ext pa2 enabled */844#define CHIPC_CCTRL4331_BT_SHD0_ON_GPIO4 (1<<16) /* enable bt_shd0 at gpio4 */845#define CHIPC_CCTRL4331_BT_SHD1_ON_GPIO5 (1<<17) /* enable bt_shd1 at gpio5 */846847/* 4315 chip-specific ChipStatus register bits */848#define CHIPC_CST4315_SPROM_OTP_SEL_MASK CHIPC_CST_SPROM_OTP_SEL_R22_MASK849#define CHIPC_CST4315_SPROM_OTP_SEL_SHIFT CHIPC_CST_SPROM_OTP_SEL_R22_SHIFT850#define CHIPC_CST4315_SDIO_MODE 0x00000004 /* gpio [8], sdio/usb mode */851#define CHIPC_CST4315_RCAL_VALID 0x00000008852#define CHIPC_CST4315_RCAL_VALUE_MASK 0x000001f0853#define CHIPC_CST4315_RCAL_VALUE_SHIFT 4854#define CHIPC_CST4315_PALDO_EXTPNP 0x00000200 /* PALDO is configured with external PNP */855#define CHIPC_CST4315_CBUCK_MODE_MASK 0x00000c00856#define CHIPC_CST4315_CBUCK_MODE_BURST 0x00000400857#define CHIPC_CST4315_CBUCK_MODE_LPBURST 0x00000c00858859/* 4319 chip-specific ChipStatus register bits */860#define CHIPC_CST4319_SPI_CPULESSUSB 0x00000001861#define CHIPC_CST4319_SPI_CLK_POL 0x00000002862#define CHIPC_CST4319_SPI_CLK_PH 0x00000008863#define CHIPC_CST4319_SPROM_OTP_SEL_MASK CHIPC_CST_SPROM_OTP_SEL_R23_MASK /* gpio [7:6], SDIO CIS selection */864#define CHIPC_CST4319_SPROM_OTP_SEL_SHIFT CHIPC_CST_SPROM_OTP_SEL_R23_SHIFT865#define CHIPC_CST4319_SDIO_USB_MODE 0x00000100 /* gpio [8], sdio/usb mode */866#define CHIPC_CST4319_REMAP_SEL_MASK 0x00000600867#define CHIPC_CST4319_ILPDIV_EN 0x00000800868#define CHIPC_CST4319_XTAL_PD_POL 0x00001000869#define CHIPC_CST4319_LPO_SEL 0x00002000870#define CHIPC_CST4319_RES_INIT_MODE 0x0000c000871#define CHIPC_CST4319_PALDO_EXTPNP 0x00010000 /* PALDO is configured with external PNP */872#define CHIPC_CST4319_CBUCK_MODE_MASK 0x00060000873#define CHIPC_CST4319_CBUCK_MODE_BURST 0x00020000874#define CHIPC_CST4319_CBUCK_MODE_LPBURST 0x00060000875#define CHIPC_CST4319_RCAL_VALID 0x01000000876#define CHIPC_CST4319_RCAL_VALUE_MASK 0x3e000000877#define CHIPC_CST4319_RCAL_VALUE_SHIFT 25878879/* 4336 chip-specific ChipStatus register bits */880#define CHIPC_CST4336_SPI_MODE_MASK 0x00000001881#define CHIPC_CST4336_SPROM_PRESENT 0x00000002882#define CHIPC_CST4336_OTP_PRESENT 0x00000004883#define CHIPC_CST4336_ARMREMAP_0 0x00000008884#define CHIPC_CST4336_ILPDIV_EN_MASK 0x00000010885#define CHIPC_CST4336_ILPDIV_EN_SHIFT 4886#define CHIPC_CST4336_XTAL_PD_POL_MASK 0x00000020887#define CHIPC_CST4336_XTAL_PD_POL_SHIFT 5888#define CHIPC_CST4336_LPO_SEL_MASK 0x00000040889#define CHIPC_CST4336_LPO_SEL_SHIFT 6890#define CHIPC_CST4336_RES_INIT_MODE_MASK 0x00000180891#define CHIPC_CST4336_RES_INIT_MODE_SHIFT 7892#define CHIPC_CST4336_CBUCK_MODE_MASK 0x00000600893#define CHIPC_CST4336_CBUCK_MODE_SHIFT 9894895/* 4330 chip-specific ChipStatus register bits */896#define CHIPC_CST4330_CHIPMODE_SDIOD(cs) (((cs) & 0x7) < 6) /* SDIO || gSPI */897#define CHIPC_CST4330_CHIPMODE_USB20D(cs) (((cs) & 0x7) >= 6) /* USB || USBDA */898#define CHIPC_CST4330_CHIPMODE_SDIO(cs) (((cs) & 0x4) == 0) /* SDIO */899#define CHIPC_CST4330_CHIPMODE_GSPI(cs) (((cs) & 0x6) == 4) /* gSPI */900#define CHIPC_CST4330_CHIPMODE_USB(cs) (((cs) & 0x7) == 6) /* USB packet-oriented */901#define CHIPC_CST4330_CHIPMODE_USBDA(cs) (((cs) & 0x7) == 7) /* USB Direct Access */902#define CHIPC_CST4330_OTP_PRESENT 0x00000010903#define CHIPC_CST4330_LPO_AUTODET_EN 0x00000020904#define CHIPC_CST4330_ARMREMAP_0 0x00000040905#define CHIPC_CST4330_SPROM_PRESENT 0x00000080 /* takes priority over OTP if both set */906#define CHIPC_CST4330_ILPDIV_EN 0x00000100907#define CHIPC_CST4330_LPO_SEL 0x00000200908#define CHIPC_CST4330_RES_INIT_MODE_SHIFT 10909#define CHIPC_CST4330_RES_INIT_MODE_MASK 0x00000c00910#define CHIPC_CST4330_CBUCK_MODE_SHIFT 12911#define CHIPC_CST4330_CBUCK_MODE_MASK 0x00003000912#define CHIPC_CST4330_CBUCK_POWER_OK 0x00004000913#define CHIPC_CST4330_BB_PLL_LOCKED 0x00008000914#define CHIPC_SOCDEVRAM_4330_BP_ADDR 0x1E000000915#define CHIPC_SOCDEVRAM_4330_ARM_ADDR 0x00800000916917/* 4313 chip-specific ChipStatus register bits */918#define CHIPC_CST4313_SPROM_PRESENT 1919#define CHIPC_CST4313_OTP_PRESENT 2920#define CHIPC_CST4313_SPROM_OTP_SEL_MASK 0x00000002921#define CHIPC_CST4313_SPROM_OTP_SEL_SHIFT 0922923/* 43228 chipstatus reg bits */924#define CHIPC_CST43228_ILP_DIV_EN 0x1925#define CHIPC_CST43228_OTP_PRESENT 0x2926#define CHIPC_CST43228_SERDES_REFCLK_PADSEL 0x4927#define CHIPC_CST43228_SDIO_MODE 0x8928929#define CHIPC_CST43228_SDIO_OTP_PRESENT 0x10930#define CHIPC_CST43228_SDIO_RESET 0x20931932/* 4706 chipstatus reg bits */933#define CHIPC_CST4706_LOWCOST_PKG (1<<0) /* 0: full-featured package 1: low-cost package */934#define CHIPC_CST4706_SFLASH_PRESENT (1<<1) /* 0: parallel, 1: serial flash is present */935#define CHIPC_CST4706_SFLASH_TYPE (1<<2) /* 0: 8b-p/ST-s flash, 1: 16b-p/Atmal-s flash */936#define CHIPC_CST4706_MIPS_BENDIAN (1<<3) /* 0: little, 1: big endian */937#define CHIPC_CST4706_PCIE1_DISABLE (1<<5) /* PCIE1 enable strap pin */938939/* 4706 flashstrconfig reg bits */940#define CHIPC_FLSTRCF4706_MASK 0x000000ff941#define CHIPC_FLSTRCF4706_SF1 0x00000001 /* 2nd serial flash present */942#define CHIPC_FLSTRCF4706_PF1 0x00000002 /* 2nd parallel flash present */943#define CHIPC_FLSTRCF4706_SF1_TYPE 0x00000004 /* 2nd serial flash type : 0 : ST, 1 : Atmel */944#define CHIPC_FLSTRCF4706_NF1 0x00000008 /* 2nd NAND flash present */945#define CHIPC_FLSTRCF4706_1ST_MADDR_SEG_MASK 0x000000f0 /* Valid value mask */946#define CHIPC_FLSTRCF4706_1ST_MADDR_SEG_SHIFT 4947#define CHIPC_FLSTRCF4706_1ST_MADDR_SEG_4MB 0x1 /* 4MB */948#define CHIPC_FLSTRCF4706_1ST_MADDR_SEG_8MB 0x2 /* 8MB */949#define CHIPC_FLSTRCF4706_1ST_MADDR_SEG_16MB 0x3 /* 16MB */950#define CHIPC_FLSTRCF4706_1ST_MADDR_SEG_32MB 0x4 /* 32MB */951#define CHIPC_FLSTRCF4706_1ST_MADDR_SEG_64MB 0x5 /* 64MB */952#define CHIPC_FLSTRCF4706_1ST_MADDR_SEG_128MB 0x6 /* 128MB */953#define CHIPC_FLSTRCF4706_1ST_MADDR_SEG_256MB 0x7 /* 256MB */954955/*956* Register eci_inputlo bitfield values.957* - BT packet type information bits [7:0]958*/959/* [3:0] - Task (link) type */960#define CHIPC_BT_ACL 0x00961#define CHIPC_BT_SCO 0x01962#define CHIPC_BT_eSCO 0x02963#define CHIPC_BT_A2DP 0x03964#define CHIPC_BT_SNIFF 0x04965#define CHIPC_BT_PAGE_SCAN 0x05966#define CHIPC_BT_INQUIRY_SCAN 0x06967#define CHIPC_BT_PAGE 0x07968#define CHIPC_BT_INQUIRY 0x08969#define CHIPC_BT_MSS 0x09970#define CHIPC_BT_PARK 0x0a971#define CHIPC_BT_RSSISCAN 0x0b972#define CHIPC_BT_MD_ACL 0x0c973#define CHIPC_BT_MD_eSCO 0x0d974#define CHIPC_BT_SCAN_WITH_SCO_LINK 0x0e975#define CHIPC_BT_SCAN_WITHOUT_SCO_LINK 0x0f976/* [7:4] = packet duration code */977/* [8] - Master / Slave */978#define CHIPC_BT_MASTER 0979#define CHIPC_BT_SLAVE 1980/* [11:9] - multi-level priority */981#define CHIPC_BT_LOWEST_PRIO 0x0982#define CHIPC_BT_HIGHEST_PRIO 0x3983984#endif /* _BHND_CORES_CHIPC_CHIPCREG_H_ */985986987