Path: blob/master/ALFA-W1F1/RTL8814AU/include/Hal8188FPhyReg.h
1307 views
/******************************************************************************1*2* Copyright(c) 2007 - 2017 Realtek Corporation.3*4* This program is free software; you can redistribute it and/or modify it5* under the terms of version 2 of the GNU General Public License as6* published by the Free Software Foundation.7*8* This program is distributed in the hope that it will be useful, but WITHOUT9* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or10* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for11* more details.12*13*****************************************************************************/14#ifndef __INC_HAL8188FPHYREG_H__15#define __INC_HAL8188FPHYREG_H__1617/*--------------------------Define Parameters-------------------------------*/1819/* ************************************************************20* Regsiter offset definition21* ************************************************************ */2223/*24* BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF25* 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF26* 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE0027* 3. RF register 0x00-2E28* 4. Bit Mask for BB/RF register29* 5. Other defintion for BB/RF R/W30* */313233/*34* 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF35* 1. Page1(0x100)36* */37#define rPMAC_Reset 0x10038#define rPMAC_TxStart 0x10439#define rPMAC_TxLegacySIG 0x10840#define rPMAC_TxHTSIG1 0x10c41#define rPMAC_TxHTSIG2 0x11042#define rPMAC_PHYDebug 0x11443#define rPMAC_TxPacketNum 0x11844#define rPMAC_TxIdle 0x11c45#define rPMAC_TxMACHeader0 0x12046#define rPMAC_TxMACHeader1 0x12447#define rPMAC_TxMACHeader2 0x12848#define rPMAC_TxMACHeader3 0x12c49#define rPMAC_TxMACHeader4 0x13050#define rPMAC_TxMACHeader5 0x13451#define rPMAC_TxDataType 0x13852#define rPMAC_TxRandomSeed 0x13c53#define rPMAC_CCKPLCPPreamble 0x14054#define rPMAC_CCKPLCPHeader 0x14455#define rPMAC_CCKCRC16 0x14856#define rPMAC_OFDMRxCRC32OK 0x17057#define rPMAC_OFDMRxCRC32Er 0x17458#define rPMAC_OFDMRxParityEr 0x17859#define rPMAC_OFDMRxCRC8Er 0x17c60#define rPMAC_CCKCRxRC16Er 0x18061#define rPMAC_CCKCRxRC32Er 0x18462#define rPMAC_CCKCRxRC32OK 0x18863#define rPMAC_TxStatus 0x18c6465/*66* 2. Page2(0x200)67*68* The following two definition are only used for USB interface. */69#define RF_BB_CMD_ADDR 0x02c0 /* RF/BB read/write command address. */70#define RF_BB_CMD_DATA 0x02c4 /* RF/BB read/write command data. */7172/*73* 3. Page8(0x800)74* */75#define rFPGA0_RFMOD 0x800 /* RF mode & CCK TxSC */ /* RF BW Setting?? */7677#define rFPGA0_TxInfo 0x804 /* Status report?? */78#define rFPGA0_PSDFunction 0x8087980#define rFPGA0_TxGainStage 0x80c /* Set TX PWR init gain? */8182#define rFPGA0_RFTiming1 0x810 /* Useless now */83#define rFPGA0_RFTiming2 0x8148485#define rFPGA0_XA_HSSIParameter1 0x820 /* RF 3 wire register */86#define rFPGA0_XA_HSSIParameter2 0x82487#define rFPGA0_XB_HSSIParameter1 0x82888#define rFPGA0_XB_HSSIParameter2 0x82c89#define rTxAGC_B_Rate18_06 0x83090#define rTxAGC_B_Rate54_24 0x83491#define rTxAGC_B_CCK1_55_Mcs32 0x83892#define rTxAGC_B_Mcs03_Mcs00 0x83c9394#define rTxAGC_B_Mcs07_Mcs04 0x84895#define rTxAGC_B_Mcs11_Mcs08 0x84c9697#define rFPGA0_XA_LSSIParameter 0x84098#define rFPGA0_XB_LSSIParameter 0x84499100#define rFPGA0_RFWakeUpParameter 0x850 /* Useless now */101#define rFPGA0_RFSleepUpParameter 0x854102103#define rFPGA0_XAB_SwitchControl 0x858 /* RF Channel switch */104#define rFPGA0_XCD_SwitchControl 0x85c105106#define rFPGA0_XA_RFInterfaceOE 0x860 /* RF Channel switch */107#define rFPGA0_XB_RFInterfaceOE 0x864108109#define rTxAGC_B_Mcs15_Mcs12 0x868110#define rTxAGC_B_CCK11_A_CCK2_11 0x86c111112#define rFPGA0_XAB_RFInterfaceSW 0x870 /* RF Interface Software Control */113#define rFPGA0_XCD_RFInterfaceSW 0x874114115#define rFPGA0_XAB_RFParameter 0x878 /* RF Parameter */116#define rFPGA0_XCD_RFParameter 0x87c117118#define rFPGA0_AnalogParameter1 0x880 /* Crystal cap setting RF-R/W protection for parameter4?? */119#define rFPGA0_AnalogParameter2 0x884120#define rFPGA0_AnalogParameter3 0x888 /* Useless now */121#define rFPGA0_AnalogParameter4 0x88c122123#define rFPGA0_XA_LSSIReadBack 0x8a0 /* Tranceiver LSSI Readback */124#define rFPGA0_XB_LSSIReadBack 0x8a4125#define rFPGA0_XC_LSSIReadBack 0x8a8126#define rFPGA0_XD_LSSIReadBack 0x8ac127128#define rFPGA0_PSDReport 0x8b4 /* Useless now */129#define TransceiverA_HSPI_Readback 0x8b8 /* Transceiver A HSPI Readback */130#define TransceiverB_HSPI_Readback 0x8bc /* Transceiver B HSPI Readback */131#define rFPGA0_XAB_RFInterfaceRB 0x8e0 /* Useless now */ /* RF Interface Readback Value */132#define rFPGA0_XCD_RFInterfaceRB 0x8e4 /* Useless now */133134/*135* 4. Page9(0x900)136* */137#define rFPGA1_RFMOD 0x900 /* RF mode & OFDM TxSC */ /* RF BW Setting?? */138139#define rFPGA1_TxBlock 0x904 /* Useless now */140#define rFPGA1_DebugSelect 0x908 /* Useless now */141#define rFPGA1_TxInfo 0x90c /* Useless now */ /* Status report?? */142#define rS0S1_PathSwitch 0x948143144/*145* 5. PageA(0xA00)146*147* Set Control channel to upper or lower. These settings are required only for 40MHz */148#define rCCK0_System 0xa00149150#define rCCK0_AFESetting 0xa04 /* Disable init gain now */ /* Select RX path by RSSI */151#define rCCK0_CCA 0xa08 /* Disable init gain now */ /* Init gain */152153#define rCCK0_RxAGC1 0xa0c /* AGC default value, saturation level */ /* Antenna Diversity, RX AGC, LNA Threshold, RX LNA Threshold useless now. Not the same as 90 series */154#define rCCK0_RxAGC2 0xa10 /* AGC & DAGC */155156#define rCCK0_RxHP 0xa14157158#define rCCK0_DSPParameter1 0xa18 /* Timing recovery & Channel estimation threshold */159#define rCCK0_DSPParameter2 0xa1c /* SQ threshold */160161#define rCCK0_TxFilter1 0xa20162#define rCCK0_TxFilter2 0xa24163#define rCCK0_DebugPort 0xa28 /* debug port and Tx filter3 */164#define rCCK0_FalseAlarmReport 0xa2c /* 0xa2d useless now 0xa30-a4f channel report */165#define rCCK0_TRSSIReport 0xa50166#define rCCK0_RxReport 0xa54 /* 0xa57 */167#define rCCK0_FACounterLower 0xa5c /* 0xa5b */168#define rCCK0_FACounterUpper 0xa58 /* 0xa5c169*170* PageB(0xB00)171* */172#define rPdp_AntA 0xb00173#define rPdp_AntA_4 0xb04174#define rConfig_Pmpd_AntA 0xb28175#define rConfig_AntA 0xb68176#define rConfig_AntB 0xb6c177#define rPdp_AntB 0xb70178#define rPdp_AntB_4 0xb74179#define rConfig_Pmpd_AntB 0xb98180#define rAPK 0xbd8181182/*183* 6. PageC(0xC00)184* */185#define rOFDM0_LSTF 0xc00186187#define rOFDM0_TRxPathEnable 0xc04188#define rOFDM0_TRMuxPar 0xc08189#define rOFDM0_TRSWIsolation 0xc0c190191#define rOFDM0_XARxAFE 0xc10 /* RxIQ DC offset, Rx digital filter, DC notch filter */192#define rOFDM0_XARxIQImbalance 0xc14 /* RxIQ imblance matrix */193#define rOFDM0_XBRxAFE 0xc18194#define rOFDM0_XBRxIQImbalance 0xc1c195#define rOFDM0_XCRxAFE 0xc20196#define rOFDM0_XCRxIQImbalance 0xc24197#define rOFDM0_XDRxAFE 0xc28198#define rOFDM0_XDRxIQImbalance 0xc2c199200#define rOFDM0_RxDetector1 0xc30 /* PD, BW & SBD */ /* DM tune init gain */201#define rOFDM0_RxDetector2 0xc34 /* SBD & Fame Sync. */202#define rOFDM0_RxDetector3 0xc38 /* Frame Sync. */203#define rOFDM0_RxDetector4 0xc3c /* PD, SBD, Frame Sync & Short-GI */204205#define rOFDM0_RxDSP 0xc40 /* Rx Sync Path */206#define rOFDM0_CFOandDAGC 0xc44 /* CFO & DAGC */207#define rOFDM0_CCADropThreshold 0xc48 /* CCA Drop threshold */208#define rOFDM0_ECCAThreshold 0xc4c /* energy CCA */209210#define rOFDM0_XAAGCCore1 0xc50 /* DIG */211#define rOFDM0_XAAGCCore2 0xc54212#define rOFDM0_XBAGCCore1 0xc58213#define rOFDM0_XBAGCCore2 0xc5c214#define rOFDM0_XCAGCCore1 0xc60215#define rOFDM0_XCAGCCore2 0xc64216#define rOFDM0_XDAGCCore1 0xc68217#define rOFDM0_XDAGCCore2 0xc6c218219#define rOFDM0_AGCParameter1 0xc70220#define rOFDM0_AGCParameter2 0xc74221#define rOFDM0_AGCRSSITable 0xc78222#define rOFDM0_HTSTFAGC 0xc7c223224#define rOFDM0_XATxIQImbalance 0xc80 /* TX PWR TRACK and DIG */225#define rOFDM0_XATxAFE 0xc84226#define rOFDM0_XBTxIQImbalance 0xc88227#define rOFDM0_XBTxAFE 0xc8c228#define rOFDM0_XCTxIQImbalance 0xc90229#define rOFDM0_XCTxAFE 0xc94230#define rOFDM0_XDTxIQImbalance 0xc98231#define rOFDM0_XDTxAFE 0xc9c232233#define rOFDM0_RxIQExtAnta 0xca0234#define rOFDM0_TxCoeff1 0xca4235#define rOFDM0_TxCoeff2 0xca8236#define rOFDM0_TxCoeff3 0xcac237#define rOFDM0_TxCoeff4 0xcb0238#define rOFDM0_TxCoeff5 0xcb4239#define rOFDM0_TxCoeff6 0xcb8240#define rOFDM0_RxHPParameter 0xce0241#define rOFDM0_TxPseudoNoiseWgt 0xce4242#define rOFDM0_FrameSync 0xcf0243#define rOFDM0_DFSReport 0xcf4244245/*246* 7. PageD(0xD00)247* */248#define rOFDM1_LSTF 0xd00249#define rOFDM1_TRxPathEnable 0xd04250251#define rOFDM1_CFO 0xd08 /* No setting now */252#define rOFDM1_CSI1 0xd10253#define rOFDM1_SBD 0xd14254#define rOFDM1_CSI2 0xd18255#define rOFDM1_CFOTracking 0xd2c256#define rOFDM1_TRxMesaure1 0xd34257#define rOFDM1_IntfDet 0xd3c258#define rOFDM1_PseudoNoiseStateAB 0xd50259#define rOFDM1_PseudoNoiseStateCD 0xd54260#define rOFDM1_RxPseudoNoiseWgt 0xd58261262#define rOFDM_PHYCounter1 0xda0 /* cca, parity fail */263#define rOFDM_PHYCounter2 0xda4 /* rate illegal, crc8 fail */264#define rOFDM_PHYCounter3 0xda8 /* MCS not support */265266#define rOFDM_ShortCFOAB 0xdac /* No setting now */267#define rOFDM_ShortCFOCD 0xdb0268#define rOFDM_LongCFOAB 0xdb4269#define rOFDM_LongCFOCD 0xdb8270#define rOFDM_TailCFOAB 0xdbc271#define rOFDM_TailCFOCD 0xdc0272#define rOFDM_PWMeasure1 0xdc4273#define rOFDM_PWMeasure2 0xdc8274#define rOFDM_BWReport 0xdcc275#define rOFDM_AGCReport 0xdd0276#define rOFDM_RxSNR 0xdd4277#define rOFDM_RxEVMCSI 0xdd8278#define rOFDM_SIGReport 0xddc279280281/*282* 8. PageE(0xE00)283* */284#define rTxAGC_A_Rate18_06 0xe00285#define rTxAGC_A_Rate54_24 0xe04286#define rTxAGC_A_CCK1_Mcs32 0xe08287#define rTxAGC_A_Mcs03_Mcs00 0xe10288#define rTxAGC_A_Mcs07_Mcs04 0xe14289#define rTxAGC_A_Mcs11_Mcs08 0xe18290#define rTxAGC_A_Mcs15_Mcs12 0xe1c291292#define rFPGA0_IQK 0xe28293#define rTx_IQK_Tone_A 0xe30294#define rRx_IQK_Tone_A 0xe34295#define rTx_IQK_PI_A 0xe38296#define rRx_IQK_PI_A 0xe3c297298#define rTx_IQK 0xe40299#define rRx_IQK 0xe44300#define rIQK_AGC_Pts 0xe48301#define rIQK_AGC_Rsp 0xe4c302#define rTx_IQK_Tone_B 0xe50303#define rRx_IQK_Tone_B 0xe54304#define rTx_IQK_PI_B 0xe58305#define rRx_IQK_PI_B 0xe5c306#define rIQK_AGC_Cont 0xe60307308#define rBlue_Tooth 0xe6c309#define rRx_Wait_CCA 0xe70310#define rTx_CCK_RFON 0xe74311#define rTx_CCK_BBON 0xe78312#define rTx_OFDM_RFON 0xe7c313#define rTx_OFDM_BBON 0xe80314#define rTx_To_Rx 0xe84315#define rTx_To_Tx 0xe88316#define rRx_CCK 0xe8c317318#define rTx_Power_Before_IQK_A 0xe94319#define rTx_Power_After_IQK_A 0xe9c320321#define rRx_Power_Before_IQK_A 0xea0322#define rRx_Power_Before_IQK_A_2 0xea4323#define rRx_Power_After_IQK_A 0xea8324#define rRx_Power_After_IQK_A_2 0xeac325326#define rTx_Power_Before_IQK_B 0xeb4327#define rTx_Power_After_IQK_B 0xebc328329#define rRx_Power_Before_IQK_B 0xec0330#define rRx_Power_Before_IQK_B_2 0xec4331#define rRx_Power_After_IQK_B 0xec8332#define rRx_Power_After_IQK_B_2 0xecc333334#define rRx_OFDM 0xed0335#define rRx_Wait_RIFS 0xed4336#define rRx_TO_Rx 0xed8337#define rStandby 0xedc338#define rSleep 0xee0339#define rPMPD_ANAEN 0xeec340341/*342* 7. RF Register 0x00-0x2E (RF 8256)343* RF-0222D 0x00-3F344*345* Zebra1 */346#define rZebra1_HSSIEnable 0x0 /* Useless now */347#define rZebra1_TRxEnable1 0x1348#define rZebra1_TRxEnable2 0x2349#define rZebra1_AGC 0x4350#define rZebra1_ChargePump 0x5351#define rZebra1_Channel 0x7 /* RF channel switch */352353/* #endif */354#define rZebra1_TxGain 0x8 /* Useless now */355#define rZebra1_TxLPF 0x9356#define rZebra1_RxLPF 0xb357#define rZebra1_RxHPFCorner 0xc358359/* Zebra4 */360#define rGlobalCtrl 0 /* Useless now */361#define rRTL8256_TxLPF 19362#define rRTL8256_RxLPF 11363364/* RTL8258 */365#define rRTL8258_TxLPF 0x11 /* Useless now */366#define rRTL8258_RxLPF 0x13367#define rRTL8258_RSSILPF 0xa368369/*370* RL6052 Register definition371* */372#define RF_AC 0x00 /* */373374#define RF_IQADJ_G1 0x01 /* */375#define RF_IQADJ_G2 0x02 /* */376#define RF_BS_PA_APSET_G1_G4 0x03377#define RF_BS_PA_APSET_G5_G8 0x04378#define RF_POW_TRSW 0x05 /* */379380#define RF_GAIN_RX 0x06 /* */381#define RF_GAIN_TX 0x07 /* */382383#define RF_TXM_IDAC 0x08 /* */384#define RF_IPA_G 0x09 /* */385#define RF_TXBIAS_G 0x0A386#define RF_TXPA_AG 0x0B387#define RF_IPA_A 0x0C /* */388#define RF_TXBIAS_A 0x0D389#define RF_BS_PA_APSET_G9_G11 0x0E390#define RF_BS_IQGEN 0x0F /* */391392#define RF_MODE1 0x10 /* */393#define RF_MODE2 0x11 /* */394395#define RF_RX_AGC_HP 0x12 /* */396#define RF_TX_AGC 0x13 /* */397#define RF_BIAS 0x14 /* */398#define RF_IPA 0x15 /* */399#define RF_TXBIAS 0x16400#define RF_POW_ABILITY 0x17 /* */401#define RF_MODE_AG 0x18 /* */402#define rRfChannel 0x18 /* RF channel and BW switch */403#define RF_CHNLBW 0x18 /* RF channel and BW switch */404#define RF_TOP 0x19 /* */405406#define RF_RX_G1 0x1A /* */407#define RF_RX_G2 0x1B /* */408409#define RF_RX_BB2 0x1C /* */410#define RF_RX_BB1 0x1D /* */411412#define RF_RCK1 0x1E /* */413#define RF_RCK2 0x1F /* */414415#define RF_TX_G1 0x20 /* */416#define RF_TX_G2 0x21 /* */417#define RF_TX_G3 0x22 /* */418419#define RF_TX_BB1 0x23 /* */420421#define RF_T_METER 0x24 /* */422423#define RF_SYN_G1 0x25 /* RF TX Power control */424#define RF_SYN_G2 0x26 /* RF TX Power control */425#define RF_SYN_G3 0x27 /* RF TX Power control */426#define RF_SYN_G4 0x28 /* RF TX Power control */427#define RF_SYN_G5 0x29 /* RF TX Power control */428#define RF_SYN_G6 0x2A /* RF TX Power control */429#define RF_SYN_G7 0x2B /* RF TX Power control */430#define RF_SYN_G8 0x2C /* RF TX Power control */431432#define RF_RCK_OS 0x30 /* RF TX PA control */433434#define RF_TXPA_G1 0x31 /* RF TX PA control */435#define RF_TXPA_G2 0x32 /* RF TX PA control */436#define RF_TXPA_G3 0x33 /* RF TX PA control */437#define RF_TX_BIAS_A 0x35438#define RF_TX_BIAS_D 0x36439#define RF_LOBF_9 0x38440#define RF_RXRF_A3 0x3C /* */441#define RF_TRSW 0x3F442443#define RF_TXRF_A2 0x41444#define RF_TXPA_G4 0x46445#define RF_TXPA_A4 0x4B446#define RF_0x52 0x52447#define RF_RXG_MIX_SWBW 0x87448#define RF_DBG_LP_RX2 0xDF449#define RF_WE_LUT 0xEF450#define RF_S0S1 0xB0451452#define RF_TX_GAIN_OFFSET_8188F(_val) (abs((_val)) | (((_val) > 0) ? BIT5 : 0))453454/*455* Bit Mask456*457* 1. Page1(0x100) */458#define bBBResetB 0x100 /* Useless now? */459#define bGlobalResetB 0x200460#define bOFDMTxStart 0x4461#define bCCKTxStart 0x8462#define bCRC32Debug 0x100463#define bPMACLoopback 0x10464#define bTxLSIG 0xffffff465#define bOFDMTxRate 0xf466#define bOFDMTxReserved 0x10467#define bOFDMTxLength 0x1ffe0468#define bOFDMTxParity 0x20000469#define bTxHTSIG1 0xffffff470#define bTxHTMCSRate 0x7f471#define bTxHTBW 0x80472#define bTxHTLength 0xffff00473#define bTxHTSIG2 0xffffff474#define bTxHTSmoothing 0x1475#define bTxHTSounding 0x2476#define bTxHTReserved 0x4477#define bTxHTAggreation 0x8478#define bTxHTSTBC 0x30479#define bTxHTAdvanceCoding 0x40480#define bTxHTShortGI 0x80481#define bTxHTNumberHT_LTF 0x300482#define bTxHTCRC8 0x3fc00483#define bCounterReset 0x10000484#define bNumOfOFDMTx 0xffff485#define bNumOfCCKTx 0xffff0000486#define bTxIdleInterval 0xffff487#define bOFDMService 0xffff0000488#define bTxMACHeader 0xffffffff489#define bTxDataInit 0xff490#define bTxHTMode 0x100491#define bTxDataType 0x30000492#define bTxRandomSeed 0xffffffff493#define bCCKTxPreamble 0x1494#define bCCKTxSFD 0xffff0000495#define bCCKTxSIG 0xff496#define bCCKTxService 0xff00497#define bCCKLengthExt 0x8000498#define bCCKTxLength 0xffff0000499#define bCCKTxCRC16 0xffff500#define bCCKTxStatus 0x1501#define bOFDMTxStatus 0x2502503#define IS_BB_REG_OFFSET_92S(_Offset) ((_Offset >= 0x800) && (_Offset <= 0xfff))504505/* 2. Page8(0x800) */506#define bRFMOD 0x1 /* Reg 0x800 rFPGA0_RFMOD */507#define bJapanMode 0x2508#define bCCKTxSC 0x30509#define bCCKEn 0x1000000510#define bOFDMEn 0x2000000511512#define bOFDMRxADCPhase 0x10000 /* Useless now */513#define bOFDMTxDACPhase 0x40000514#define bXATxAGC 0x3f515516#define bAntennaSelect 0x0300517518#define bXBTxAGC 0xf00 /* Reg 80c rFPGA0_TxGainStage */519#define bXCTxAGC 0xf000520#define bXDTxAGC 0xf0000521522#define bPAStart 0xf0000000 /* Useless now */523#define bTRStart 0x00f00000524#define bRFStart 0x0000f000525#define bBBStart 0x000000f0526#define bBBCCKStart 0x0000000f527#define bPAEnd 0xf /* Reg0x814 */528#define bTREnd 0x0f000000529#define bRFEnd 0x000f0000530#define bCCAMask 0x000000f0 /* T2R */531#define bR2RCCAMask 0x00000f00532#define bHSSI_R2TDelay 0xf8000000533#define bHSSI_T2RDelay 0xf80000534#define bContTxHSSI 0x400 /* chane gain at continue Tx */535#define bIGFromCCK 0x200536#define bAGCAddress 0x3f537#define bRxHPTx 0x7000538#define bRxHPT2R 0x38000539#define bRxHPCCKIni 0xc0000540#define bAGCTxCode 0xc00000541#define bAGCRxCode 0x300000542543#define b3WireDataLength 0x800 /* Reg 0x820~84f rFPGA0_XA_HSSIParameter1 */544#define b3WireAddressLength 0x400545546#define b3WireRFPowerDown 0x1 /* Useless now547* #define bHWSISelect 0x8 */548#define b5GPAPEPolarity 0x40000000549#define b2GPAPEPolarity 0x80000000550#define bRFSW_TxDefaultAnt 0x3551#define bRFSW_TxOptionAnt 0x30552#define bRFSW_RxDefaultAnt 0x300553#define bRFSW_RxOptionAnt 0x3000554#define bRFSI_3WireData 0x1555#define bRFSI_3WireClock 0x2556#define bRFSI_3WireLoad 0x4557#define bRFSI_3WireRW 0x8558#define bRFSI_3Wire 0xf559560#define bRFSI_RFENV 0x10 /* Reg 0x870 rFPGA0_XAB_RFInterfaceSW */561562#define bRFSI_TRSW 0x20 /* Useless now */563#define bRFSI_TRSWB 0x40564#define bRFSI_ANTSW 0x100565#define bRFSI_ANTSWB 0x200566#define bRFSI_PAPE 0x400567#define bRFSI_PAPE5G 0x800568#define bBandSelect 0x1569#define bHTSIG2_GI 0x80570#define bHTSIG2_Smoothing 0x01571#define bHTSIG2_Sounding 0x02572#define bHTSIG2_Aggreaton 0x08573#define bHTSIG2_STBC 0x30574#define bHTSIG2_AdvCoding 0x40575#define bHTSIG2_NumOfHTLTF 0x300576#define bHTSIG2_CRC8 0x3fc577#define bHTSIG1_MCS 0x7f578#define bHTSIG1_BandWidth 0x80579#define bHTSIG1_HTLength 0xffff580#define bLSIG_Rate 0xf581#define bLSIG_Reserved 0x10582#define bLSIG_Length 0x1fffe583#define bLSIG_Parity 0x20584#define bCCKRxPhase 0x4585586#define bLSSIReadAddress 0x7f800000 /* T65 RF */587588#define bLSSIReadEdge 0x80000000 /* LSSI "Read" edge signal */589590#define bLSSIReadBackData 0xfffff /* T65 RF */591592#define bLSSIReadOKFlag 0x1000 /* Useless now */593#define bCCKSampleRate 0x8 /* 0: 44MHz, 1:88MHz */594#define bRegulator0Standby 0x1595#define bRegulatorPLLStandby 0x2596#define bRegulator1Standby 0x4597#define bPLLPowerUp 0x8598#define bDPLLPowerUp 0x10599#define bDA10PowerUp 0x20600#define bAD7PowerUp 0x200601#define bDA6PowerUp 0x2000602#define bXtalPowerUp 0x4000603#define b40MDClkPowerUP 0x8000604#define bDA6DebugMode 0x20000605#define bDA6Swing 0x380000606607#define bADClkPhase 0x4000000 /* Reg 0x880 rFPGA0_AnalogParameter1 20/40 CCK support switch 40/80 BB MHZ */608609#define b80MClkDelay 0x18000000 /* Useless */610#define bAFEWatchDogEnable 0x20000000611612#define bXtalCap01 0xc0000000 /* Reg 0x884 rFPGA0_AnalogParameter2 Crystal cap */613#define bXtalCap23 0x3614#define bXtalCap92x 0x0f000000615#define bXtalCap 0x0f000000616617#define bIntDifClkEnable 0x400 /* Useless */618#define bExtSigClkEnable 0x800619#define bBandgapMbiasPowerUp 0x10000620#define bAD11SHGain 0xc0000621#define bAD11InputRange 0x700000622#define bAD11OPCurrent 0x3800000623#define bIPathLoopback 0x4000000624#define bQPathLoopback 0x8000000625#define bAFELoopback 0x10000000626#define bDA10Swing 0x7e0627#define bDA10Reverse 0x800628#define bDAClkSource 0x1000629#define bAD7InputRange 0x6000630#define bAD7Gain 0x38000631#define bAD7OutputCMMode 0x40000632#define bAD7InputCMMode 0x380000633#define bAD7Current 0xc00000634#define bRegulatorAdjust 0x7000000635#define bAD11PowerUpAtTx 0x1636#define bDA10PSAtTx 0x10637#define bAD11PowerUpAtRx 0x100638#define bDA10PSAtRx 0x1000639#define bCCKRxAGCFormat 0x200640#define bPSDFFTSamplepPoint 0xc000641#define bPSDAverageNum 0x3000642#define bIQPathControl 0xc00643#define bPSDFreq 0x3ff644#define bPSDAntennaPath 0x30645#define bPSDIQSwitch 0x40646#define bPSDRxTrigger 0x400000647#define bPSDTxTrigger 0x80000000648#define bPSDSineToneScale 0x7f000000649#define bPSDReport 0xffff650651/* 3. Page9(0x900) */652#define bOFDMTxSC 0x30000000 /* Useless */653#define bCCKTxOn 0x1654#define bOFDMTxOn 0x2655#define bDebugPage 0xfff /* reset debug page and also HWord, LWord */656#define bDebugItem 0xff /* reset debug page and LWord */657#define bAntL 0x10658#define bAntNonHT 0x100659#define bAntHT1 0x1000660#define bAntHT2 0x10000661#define bAntHT1S1 0x100000662#define bAntNonHTS1 0x1000000663664/* 4. PageA(0xA00) */665#define bCCKBBMode 0x3 /* Useless */666#define bCCKTxPowerSaving 0x80667#define bCCKRxPowerSaving 0x40668669#define bCCKSideBand 0x10 /* Reg 0xa00 rCCK0_System 20/40 switch */670671#define bCCKScramble 0x8 /* Useless */672#define bCCKAntDiversity 0x8000673#define bCCKCarrierRecovery 0x4000674#define bCCKTxRate 0x3000675#define bCCKDCCancel 0x0800676#define bCCKISICancel 0x0400677#define bCCKMatchFilter 0x0200678#define bCCKEqualizer 0x0100679#define bCCKPreambleDetect 0x800000680#define bCCKFastFalseCCA 0x400000681#define bCCKChEstStart 0x300000682#define bCCKCCACount 0x080000683#define bCCKcs_lim 0x070000684#define bCCKBistMode 0x80000000685#define bCCKCCAMask 0x40000000686#define bCCKTxDACPhase 0x4687#define bCCKRxADCPhase 0x20000000 /* r_rx_clk */688#define bCCKr_cp_mode0 0x0100689#define bCCKTxDCOffset 0xf0690#define bCCKRxDCOffset 0xf691#define bCCKCCAMode 0xc000692#define bCCKFalseCS_lim 0x3f00693#define bCCKCS_ratio 0xc00000694#define bCCKCorgBit_sel 0x300000695#define bCCKPD_lim 0x0f0000696#define bCCKNewCCA 0x80000000697#define bCCKRxHPofIG 0x8000698#define bCCKRxIG 0x7f00699#define bCCKLNAPolarity 0x800000700#define bCCKRx1stGain 0x7f0000701#define bCCKRFExtend 0x20000000 /* CCK Rx Iinital gain polarity */702#define bCCKRxAGCSatLevel 0x1f000000703#define bCCKRxAGCSatCount 0xe0704#define bCCKRxRFSettle 0x1f /* AGCsamp_dly */705#define bCCKFixedRxAGC 0x8000706/* #define bCCKRxAGCFormat 0x4000 */ /* remove to HSSI register 0x824 */707#define bCCKAntennaPolarity 0x2000708#define bCCKTxFilterType 0x0c00709#define bCCKRxAGCReportType 0x0300710#define bCCKRxDAGCEn 0x80000000711#define bCCKRxDAGCPeriod 0x20000000712#define bCCKRxDAGCSatLevel 0x1f000000713#define bCCKTimingRecovery 0x800000714#define bCCKTxC0 0x3f0000715#define bCCKTxC1 0x3f000000716#define bCCKTxC2 0x3f717#define bCCKTxC3 0x3f00718#define bCCKTxC4 0x3f0000719#define bCCKTxC5 0x3f000000720#define bCCKTxC6 0x3f721#define bCCKTxC7 0x3f00722#define bCCKDebugPort 0xff0000723#define bCCKDACDebug 0x0f000000724#define bCCKFalseAlarmEnable 0x8000725#define bCCKFalseAlarmRead 0x4000726#define bCCKTRSSI 0x7f727#define bCCKRxAGCReport 0xfe728#define bCCKRxReport_AntSel 0x80000000729#define bCCKRxReport_MFOff 0x40000000730#define bCCKRxRxReport_SQLoss 0x20000000731#define bCCKRxReport_Pktloss 0x10000000732#define bCCKRxReport_Lockedbit 0x08000000733#define bCCKRxReport_RateError 0x04000000734#define bCCKRxReport_RxRate 0x03000000735#define bCCKRxFACounterLower 0xff736#define bCCKRxFACounterUpper 0xff000000737#define bCCKRxHPAGCStart 0xe000738#define bCCKRxHPAGCFinal 0x1c00739#define bCCKRxFalseAlarmEnable 0x8000740#define bCCKFACounterFreeze 0x4000741#define bCCKTxPathSel 0x10000000742#define bCCKDefaultRxPath 0xc000000743#define bCCKOptionRxPath 0x3000000744745/* 5. PageC(0xC00) */746#define bNumOfSTF 0x3 /* Useless */747#define bShift_L 0xc0748#define bGI_TH 0xc749#define bRxPathA 0x1750#define bRxPathB 0x2751#define bRxPathC 0x4752#define bRxPathD 0x8753#define bTxPathA 0x1754#define bTxPathB 0x2755#define bTxPathC 0x4756#define bTxPathD 0x8757#define bTRSSIFreq 0x200758#define bADCBackoff 0x3000759#define bDFIRBackoff 0xc000760#define bTRSSILatchPhase 0x10000761#define bRxIDCOffset 0xff762#define bRxQDCOffset 0xff00763#define bRxDFIRMode 0x1800000764#define bRxDCNFType 0xe000000765#define bRXIQImb_A 0x3ff766#define bRXIQImb_B 0xfc00767#define bRXIQImb_C 0x3f0000768#define bRXIQImb_D 0xffc00000769#define bDC_dc_Notch 0x60000770#define bRxNBINotch 0x1f000000771#define bPD_TH 0xf772#define bPD_TH_Opt2 0xc000773#define bPWED_TH 0x700774#define bIfMF_Win_L 0x800775#define bPD_Option 0x1000776#define bMF_Win_L 0xe000777#define bBW_Search_L 0x30000778#define bwin_enh_L 0xc0000779#define bBW_TH 0x700000780#define bED_TH2 0x3800000781#define bBW_option 0x4000000782#define bRatio_TH 0x18000000783#define bWindow_L 0xe0000000784#define bSBD_Option 0x1785#define bFrame_TH 0x1c786#define bFS_Option 0x60787#define bDC_Slope_check 0x80788#define bFGuard_Counter_DC_L 0xe00789#define bFrame_Weight_Short 0x7000790#define bSub_Tune 0xe00000791#define bFrame_DC_Length 0xe000000792#define bSBD_start_offset 0x30000000793#define bFrame_TH_2 0x7794#define bFrame_GI2_TH 0x38795#define bGI2_Sync_en 0x40796#define bSarch_Short_Early 0x300797#define bSarch_Short_Late 0xc00798#define bSarch_GI2_Late 0x70000799#define bCFOAntSum 0x1800#define bCFOAcc 0x2801#define bCFOStartOffset 0xc802#define bCFOLookBack 0x70803#define bCFOSumWeight 0x80804#define bDAGCEnable 0x10000805#define bTXIQImb_A 0x3ff806#define bTXIQImb_B 0xfc00807#define bTXIQImb_C 0x3f0000808#define bTXIQImb_D 0xffc00000809#define bTxIDCOffset 0xff810#define bTxQDCOffset 0xff00811#define bTxDFIRMode 0x10000812#define bTxPesudoNoiseOn 0x4000000813#define bTxPesudoNoise_A 0xff814#define bTxPesudoNoise_B 0xff00815#define bTxPesudoNoise_C 0xff0000816#define bTxPesudoNoise_D 0xff000000817#define bCCADropOption 0x20000818#define bCCADropThres 0xfff00000819#define bEDCCA_H 0xf820#define bEDCCA_L 0xf0821#define bLambda_ED 0x300822#define bRxInitialGain 0x7f823#define bRxAntDivEn 0x80824#define bRxAGCAddressForLNA 0x7f00825#define bRxHighPowerFlow 0x8000826#define bRxAGCFreezeThres 0xc0000827#define bRxFreezeStep_AGC1 0x300000828#define bRxFreezeStep_AGC2 0xc00000829#define bRxFreezeStep_AGC3 0x3000000830#define bRxFreezeStep_AGC0 0xc000000831#define bRxRssi_Cmp_En 0x10000000832#define bRxQuickAGCEn 0x20000000833#define bRxAGCFreezeThresMode 0x40000000834#define bRxOverFlowCheckType 0x80000000835#define bRxAGCShift 0x7f836#define bTRSW_Tri_Only 0x80837#define bPowerThres 0x300838#define bRxAGCEn 0x1839#define bRxAGCTogetherEn 0x2840#define bRxAGCMin 0x4841#define bRxHP_Ini 0x7842#define bRxHP_TRLNA 0x70843#define bRxHP_RSSI 0x700844#define bRxHP_BBP1 0x7000845#define bRxHP_BBP2 0x70000846#define bRxHP_BBP3 0x700000847#define bRSSI_H 0x7f0000 /* the threshold for high power */848#define bRSSI_Gen 0x7f000000 /* the threshold for ant diversity */849#define bRxSettle_TRSW 0x7850#define bRxSettle_LNA 0x38851#define bRxSettle_RSSI 0x1c0852#define bRxSettle_BBP 0xe00853#define bRxSettle_RxHP 0x7000854#define bRxSettle_AntSW_RSSI 0x38000855#define bRxSettle_AntSW 0xc0000856#define bRxProcessTime_DAGC 0x300000857#define bRxSettle_HSSI 0x400000858#define bRxProcessTime_BBPPW 0x800000859#define bRxAntennaPowerShift 0x3000000860#define bRSSITableSelect 0xc000000861#define bRxHP_Final 0x7000000862#define bRxHTSettle_BBP 0x7863#define bRxHTSettle_HSSI 0x8864#define bRxHTSettle_RxHP 0x70865#define bRxHTSettle_BBPPW 0x80866#define bRxHTSettle_Idle 0x300867#define bRxHTSettle_Reserved 0x1c00868#define bRxHTRxHPEn 0x8000869#define bRxHTAGCFreezeThres 0x30000870#define bRxHTAGCTogetherEn 0x40000871#define bRxHTAGCMin 0x80000872#define bRxHTAGCEn 0x100000873#define bRxHTDAGCEn 0x200000874#define bRxHTRxHP_BBP 0x1c00000875#define bRxHTRxHP_Final 0xe0000000876#define bRxPWRatioTH 0x3877#define bRxPWRatioEn 0x4878#define bRxMFHold 0x3800879#define bRxPD_Delay_TH1 0x38880#define bRxPD_Delay_TH2 0x1c0881#define bRxPD_DC_COUNT_MAX 0x600882/* #define bRxMF_Hold 0x3800 */883#define bRxPD_Delay_TH 0x8000884#define bRxProcess_Delay 0xf0000885#define bRxSearchrange_GI2_Early 0x700000886#define bRxFrame_Guard_Counter_L 0x3800000887#define bRxSGI_Guard_L 0xc000000888#define bRxSGI_Search_L 0x30000000889#define bRxSGI_TH 0xc0000000890#define bDFSCnt0 0xff891#define bDFSCnt1 0xff00892#define bDFSFlag 0xf0000893#define bMFWeightSum 0x300000894#define bMinIdxTH 0x7f000000895#define bDAFormat 0x40000896#define bTxChEmuEnable 0x01000000897#define bTRSWIsolation_A 0x7f898#define bTRSWIsolation_B 0x7f00899#define bTRSWIsolation_C 0x7f0000900#define bTRSWIsolation_D 0x7f000000901#define bExtLNAGain 0x7c00902903/* 6. PageE(0xE00) */904#define bSTBCEn 0x4 /* Useless */905#define bAntennaMapping 0x10906#define bNss 0x20907#define bCFOAntSumD 0x200908#define bPHYCounterReset 0x8000000909#define bCFOReportGet 0x4000000910#define bOFDMContinueTx 0x10000000911#define bOFDMSingleCarrier 0x20000000912#define bOFDMSingleTone 0x40000000913/* #define bRxPath1 0x01 */914/* #define bRxPath2 0x02 */915/* #define bRxPath3 0x04 */916/* #define bRxPath4 0x08 */917/* #define bTxPath1 0x10 */918/* #define bTxPath2 0x20 */919#define bHTDetect 0x100920#define bCFOEn 0x10000921#define bCFOValue 0xfff00000922#define bSigTone_Re 0x3f923#define bSigTone_Im 0x7f00924#define bCounter_CCA 0xffff925#define bCounter_ParityFail 0xffff0000926#define bCounter_RateIllegal 0xffff927#define bCounter_CRC8Fail 0xffff0000928#define bCounter_MCSNoSupport 0xffff929#define bCounter_FastSync 0xffff930#define bShortCFO 0xfff931#define bShortCFOTLength 12 /* total */932#define bShortCFOFLength 11 /* fraction */933#define bLongCFO 0x7ff934#define bLongCFOTLength 11935#define bLongCFOFLength 11936#define bTailCFO 0x1fff937#define bTailCFOTLength 13938#define bTailCFOFLength 12939#define bmax_en_pwdB 0xffff940#define bCC_power_dB 0xffff0000941#define bnoise_pwdB 0xffff942#define bPowerMeasTLength 10943#define bPowerMeasFLength 3944#define bRx_HT_BW 0x1945#define bRxSC 0x6946#define bRx_HT 0x8947#define bNB_intf_det_on 0x1948#define bIntf_win_len_cfg 0x30949#define bNB_Intf_TH_cfg 0x1c0950#define bRFGain 0x3f951#define bTableSel 0x40952#define bTRSW 0x80953#define bRxSNR_A 0xff954#define bRxSNR_B 0xff00955#define bRxSNR_C 0xff0000956#define bRxSNR_D 0xff000000957#define bSNREVMTLength 8958#define bSNREVMFLength 1959#define bCSI1st 0xff960#define bCSI2nd 0xff00961#define bRxEVM1st 0xff0000962#define bRxEVM2nd 0xff000000963#define bSIGEVM 0xff964#define bPWDB 0xff00965#define bSGIEN 0x10000966967#define bSFactorQAM1 0xf /* Useless */968#define bSFactorQAM2 0xf0969#define bSFactorQAM3 0xf00970#define bSFactorQAM4 0xf000971#define bSFactorQAM5 0xf0000972#define bSFactorQAM6 0xf0000973#define bSFactorQAM7 0xf00000974#define bSFactorQAM8 0xf000000975#define bSFactorQAM9 0xf0000000976#define bCSIScheme 0x100000977978#define bNoiseLvlTopSet 0x3 /* Useless */979#define bChSmooth 0x4980#define bChSmoothCfg1 0x38981#define bChSmoothCfg2 0x1c0982#define bChSmoothCfg3 0xe00983#define bChSmoothCfg4 0x7000984#define bMRCMode 0x800000985#define bTHEVMCfg 0x7000000986987#define bLoopFitType 0x1 /* Useless */988#define bUpdCFO 0x40989#define bUpdCFOOffData 0x80990#define bAdvUpdCFO 0x100991#define bAdvTimeCtrl 0x800992#define bUpdClko 0x1000993#define bFC 0x6000994#define bTrackingMode 0x8000995#define bPhCmpEnable 0x10000996#define bUpdClkoLTF 0x20000997#define bComChCFO 0x40000998#define bCSIEstiMode 0x80000999#define bAdvUpdEqz 0x1000001000#define bUChCfg 0x70000001001#define bUpdEqz 0x800000010021003/* Rx Pseduo noise */1004#define bRxPesudoNoiseOn 0x20000000 /* Useless */1005#define bRxPesudoNoise_A 0xff1006#define bRxPesudoNoise_B 0xff001007#define bRxPesudoNoise_C 0xff00001008#define bRxPesudoNoise_D 0xff0000001009#define bPesudoNoiseState_A 0xffff1010#define bPesudoNoiseState_B 0xffff00001011#define bPesudoNoiseState_C 0xffff1012#define bPesudoNoiseState_D 0xffff000010131014/* 7. RF Register1015* Zebra1 */1016#define bZebra1_HSSIEnable 0x8 /* Useless */1017#define bZebra1_TRxControl 0xc001018#define bZebra1_TRxGainSetting 0x07f1019#define bZebra1_RxCorner 0xc001020#define bZebra1_TxChargePump 0x381021#define bZebra1_RxChargePump 0x71022#define bZebra1_ChannelNum 0xf801023#define bZebra1_TxLPFBW 0x4001024#define bZebra1_RxLPFBW 0x60010251026/* Zebra4 */1027#define bRTL8256RegModeCtrl1 0x100 /* Useless */1028#define bRTL8256RegModeCtrl0 0x401029#define bRTL8256_TxLPFBW 0x181030#define bRTL8256_RxLPFBW 0x60010311032/* RTL8258 */1033#define bRTL8258_TxLPFBW 0xc /* Useless */1034#define bRTL8258_RxLPFBW 0xc001035#define bRTL8258_RSSILPFBW 0xc0103610371038/*1039* Other Definition1040* */10411042/* byte endable for sb_write */1043#define bByte0 0x1 /* Useless */1044#define bByte1 0x21045#define bByte2 0x41046#define bByte3 0x81047#define bWord0 0x31048#define bWord1 0xc1049#define bDWord 0xf10501051/* for PutRegsetting & GetRegSetting BitMask */1052#define bMaskByte0 0xff /* Reg 0xc50 rOFDM0_XAAGCCore~0xC6f */1053#define bMaskByte1 0xff001054#define bMaskByte2 0xff00001055#define bMaskByte3 0xff0000001056#define bMaskHWord 0xffff00001057#define bMaskLWord 0x0000ffff1058#define bMaskDWord 0xffffffff1059#define bMaskH3Bytes 0xffffff001060#define bMask12Bits 0xfff1061#define bMaskH4Bits 0xf00000001062#define bMaskOFDM_D 0xffc000001063#define bMaskCCK 0x3f3f3f3f106410651066#define bEnable 0x1 /* Useless */1067#define bDisable 0x010681069#define LeftAntenna 0x0 /* Useless */1070#define RightAntenna 0x110711072#define tCheckTxStatus 500 /* 500ms */ /* Useless */1073#define tUpdateRxCounter 100 /* 100ms */10741075#define rateCCK 0 /* Useless */1076#define rateOFDM 11077#define rateHT 210781079/* define Register-End */1080#define bPMAC_End 0x1ff /* Useless */1081#define bFPGAPHY0_End 0x8ff1082#define bFPGAPHY1_End 0x9ff1083#define bCCKPHY0_End 0xaff1084#define bOFDMPHY0_End 0xcff1085#define bOFDMPHY1_End 0xdff10861087/* define max debug item in each debug page1088* #define bMaxItem_FPGA_PHY0 0x91089* #define bMaxItem_FPGA_PHY1 0x31090* #define bMaxItem_PHY_11B 0x161091* #define bMaxItem_OFDM_PHY0 0x291092* #define bMaxItem_OFDM_PHY1 0x0 */10931094#define bPMACControl 0x0 /* Useless */1095#define bWMACControl 0x11096#define bWNICControl 0x210971098#define PathA 0x0 /* Useless */1099#define PathB 0x11100#define PathC 0x21101#define PathD 0x311021103/*--------------------------Define Parameters-------------------------------*/110411051106/* BB Register Definition1107*1108* 4. Page9(0x900)1109* */1110#define rDPDT_control 0x92c1111#define rfe_ctrl_anta_src 0x9301112#define rS0S1_PathSwitch 0x9481113#define BBrx_DFIR 0x9541114#define AGC_table_select 0xb2c11151116/*1117* PageB(0xB00)1118* */1119#define rPdp_AntA 0xb001120#define rPdp_AntA_4 0xb041121#define rPdp_AntA_8 0xb081122#define rPdp_AntA_C 0xb0c1123#define rPdp_AntA_10 0xb101124#define rPdp_AntA_14 0xb141125#define rPdp_AntA_18 0xb181126#define rPdp_AntA_1C 0xb1c1127#define rPdp_AntA_20 0xb201128#define rPdp_AntA_24 0xb2411291130#define rConfig_Pmpd_AntA 0xb281131#define rConfig_ram64x16 0xb2c11321133#define rBndA 0xb301134#define rHssiPar 0xb3411351136#define rConfig_AntA 0xb681137#define rConfig_AntB 0xb6c11381139#define rPdp_AntB 0xb701140#define rPdp_AntB_4 0xb741141#define rPdp_AntB_8 0xb781142#define rPdp_AntB_C 0xb7c1143#define rPdp_AntB_10 0xb801144#define rPdp_AntB_14 0xb841145#define rPdp_AntB_18 0xb881146#define rPdp_AntB_1C 0xb8c1147#define rPdp_AntB_20 0xb901148#define rPdp_AntB_24 0xb9411491150#define rConfig_Pmpd_AntB 0xb9811511152#define rBndB 0xba011531154#define rAPK 0xbd81155#define rPm_Rx0_AntA 0xbdc1156#define rPm_Rx1_AntA 0xbe01157#define rPm_Rx2_AntA 0xbe41158#define rPm_Rx3_AntA 0xbe81159#define rPm_Rx0_AntB 0xbec1160#define rPm_Rx1_AntB 0xbf01161#define rPm_Rx2_AntB 0xbf41162#define rPm_Rx3_AntB 0xbf811631164#endif116511661167