Path: blob/master/ALFA-W1F1/RTL8814AU/include/Hal8192FPhyReg.h
1307 views
/******************************************************************************1*2* Copyright(c) 2007 - 2017 Realtek Corporation.3*4* This program is free software; you can redistribute it and/or modify it5* under the terms of version 2 of the GNU General Public License as6* published by the Free Software Foundation.7*8* This program is distributed in the hope that it will be useful, but WITHOUT9* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or10* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for11* more details.12*13*****************************************************************************/14#ifndef __INC_HAL8192FPHYREG_H__15#define __INC_HAL8192FPHYREG_H__1617#define rSYM_WLBT_PAPE_SEL 0x6418/*19* BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF20* 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF21* 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE0022* 3. RF register 0x00-2E23* 4. Bit Mask for BB/RF register24* 5. Other definition for BB/RF R/W25* */262728/*29* 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF30* 1. Page1(0x100)31* */32#define rPMAC_Reset 0x10033#define rPMAC_TxStart 0x10434#define rPMAC_TxLegacySIG 0x10835#define rPMAC_TxHTSIG1 0x10c36#define rPMAC_TxHTSIG2 0x11037#define rPMAC_PHYDebug 0x11438#define rPMAC_TxPacketNum 0x11839#define rPMAC_TxIdle 0x11c40#define rPMAC_TxMACHeader0 0x12041#define rPMAC_TxMACHeader1 0x12442#define rPMAC_TxMACHeader2 0x12843#define rPMAC_TxMACHeader3 0x12c44#define rPMAC_TxMACHeader4 0x13045#define rPMAC_TxMACHeader5 0x13446#define rPMAC_TxDataType 0x13847#define rPMAC_TxRandomSeed 0x13c48#define rPMAC_CCKPLCPPreamble 0x14049#define rPMAC_CCKPLCPHeader 0x14450#define rPMAC_CCKCRC16 0x14851#define rPMAC_OFDMRxCRC32OK 0x17052#define rPMAC_OFDMRxCRC32Er 0x17453#define rPMAC_OFDMRxParityEr 0x17854#define rPMAC_OFDMRxCRC8Er 0x17c55#define rPMAC_CCKCRxRC16Er 0x18056#define rPMAC_CCKCRxRC32Er 0x18457#define rPMAC_CCKCRxRC32OK 0x18858#define rPMAC_TxStatus 0x18c5960/*61* 2. Page2(0x200)62*63* The following two definition are only used for USB interface. */64#define RF_BB_CMD_ADDR 0x02c0 /* RF/BB read/write command address. */65#define RF_BB_CMD_DATA 0x02c4 /* RF/BB read/write command data. */6667/*68* 3. Page8(0x800)69* */70#define rFPGA0_RFMOD 0x800 /* RF mode & CCK TxSC // RF BW Setting?? */7172#define rFPGA0_TxInfo 0x804 /* Status report?? */73#define rFPGA0_PSDFunction 0x8087475#define rFPGA0_TxGainStage 0x80c /* Set TX PWR init gain? */7677#define rFPGA0_RFTiming1 0x810 /* Useless now */78#define rFPGA0_RFTiming2 0x8147980#define rFPGA0_XA_HSSIParameter1 0x820 /* RF 3 wire register */81#define rFPGA0_XA_HSSIParameter2 0x82482#define rFPGA0_XB_HSSIParameter1 0x82883#define rFPGA0_XB_HSSIParameter2 0x82c84#define rTxAGC_B_Rate18_06 0x83085#define rTxAGC_B_Rate54_24 0x83486#define rTxAGC_B_CCK1_55_Mcs32 0x83887#define rTxAGC_B_Mcs03_Mcs00 0x83c8889#define rTxAGC_B_Mcs07_Mcs04 0x84890#define rTxAGC_B_Mcs11_Mcs08 0x84c9192#define rFPGA0_XA_LSSIParameter 0x84093#define rFPGA0_XB_LSSIParameter 0x8449495#define rFPGA0_RFWakeUpParameter 0x850 /* Useless now */96#define rFPGA0_RFSleepUpParameter 0x8549798#define rFPGA0_XAB_SwitchControl 0x858 /* RF Channel switch */99#define rFPGA0_XCD_SwitchControl 0x85c100101#define rFPGA0_XA_RFInterfaceOE 0x860 /* RF Channel switch */102#define rFPGA0_XB_RFInterfaceOE 0x864103104#define rTxAGC_B_Mcs15_Mcs12 0x868105#define rTxAGC_B_CCK11_A_CCK2_11 0x86c106107#define rFPGA0_XAB_RFInterfaceSW 0x870 /* RF Interface Software Control */108#define rFPGA0_XCD_RFInterfaceSW 0x874109110#define rFPGA0_XAB_RFParameter 0x878 /* RF Parameter */111#define rFPGA0_XCD_RFParameter 0x87c112113#define rFPGA0_AnalogParameter1 0x880 /* Crystal cap setting RF-R/W protection for parameter4?? */114#define rFPGA0_AnalogParameter2 0x884115#define rFPGA0_AnalogParameter3 0x888 /* Useless now */116#define rFPGA0_AnalogParameter4 0x88c117118#define rFPGA0_XA_LSSIReadBack 0x8a0 /* Tranceiver LSSI Readback */119#define rFPGA0_XB_LSSIReadBack 0x8a4120#define rFPGA0_XC_LSSIReadBack 0x8a8121#define rFPGA0_XD_LSSIReadBack 0x8ac122123#define rFPGA0_PSDReport 0x8b4 /* Useless now */124#define TransceiverA_HSPI_Readback 0x8b8 /* Transceiver A HSPI Readback */125#define TransceiverB_HSPI_Readback 0x8bc /* Transceiver B HSPI Readback */126#define rFPGA0_XAB_RFInterfaceRB 0x8e0 /* Useless now // RF Interface Readback Value */127#define rFPGA0_XCD_RFInterfaceRB 0x8e4 /* Useless now */128129/*130* 4. Page9(0x900)131* */132#define rFPGA1_RFMOD 0x900 /* RF mode & OFDM TxSC // RF BW Setting?? */133#define rFPGA1_TxBlock 0x904 /* Useless now */134#define rFPGA1_DebugSelect 0x908 /* Useless now */135#define rFPGA1_TxInfo 0x90c /* Useless now // Status report?? */136#define rDPDT_control 0x92c137#define rfe_ctrl_anta_src 0x930138#define rS0S1_PathSwitch 0x948139#define rBBrx_DFIR 0x954140141/*142* 5. PageA(0xA00)143*144* Set Control channel to upper or lower. These settings are required only for 40MHz */145#define rCCK0_System 0xa00146147#define rCCK0_AFESetting 0xa04 /* Disable init gain now // Select RX path by RSSI */148#define rCCK0_CCA 0xa08 /* Disable init gain now // Init gain */149150#define rCCK0_RxAGC1 0xa0c /* AGC default value, saturation level // Antenna Diversity, RX AGC, LNA Threshold, RX LNA Threshold useless now. Not the same as 90 series */151#define rCCK0_RxAGC2 0xa10 /* AGC & DAGC */152153#define rCCK0_RxHP 0xa14154155#define rCCK0_DSPParameter1 0xa18 /* Timing recovery & Channel estimation threshold */156#define rCCK0_DSPParameter2 0xa1c /* SQ threshold */157158#define rCCK0_TxFilter1 0xa20159#define rCCK0_TxFilter2 0xa24160#define rCCK0_DebugPort 0xa28 /* debug port and Tx filter3 */161#define rCCK0_FalseAlarmReport 0xa2c /* 0xa2d useless now 0xa30-a4f channel report */162#define rCCK0_TRSSIReport 0xa50163#define rCCK0_RxReport 0xa54 /* 0xa57 */164#define rCCK0_FACounterLower 0xa5c /* 0xa5b */165#define rCCK0_FACounterUpper 0xa58 /* 0xa5c */166167/*168* PageB(0xB00)169* */170#define rPdp_AntA 0xb00171#define rPdp_AntA_4 0xb04172#define rPdp_AntA_8 0xb08173#define rPdp_AntA_C 0xb0c174#define rPdp_AntA_10 0xb10175#define rPdp_AntA_14 0xb14176#define rPdp_AntA_18 0xb18177#define rPdp_AntA_1C 0xb1c178#define rPdp_AntA_20 0xb20179#define rPdp_AntA_24 0xb24180181#define rConfig_Pmpd_AntA 0xb28182#define rConfig_ram64x16 0xb2c183184#define rBndA 0xb30185#define rHssiPar 0xb34186187#define rConfig_AntA 0xb68188#define rConfig_AntB 0xb6c189190#define rPdp_AntB 0xb70191#define rPdp_AntB_4 0xb74192#define rPdp_AntB_8 0xb78193#define rPdp_AntB_C 0xb7c194#define rPdp_AntB_10 0xb80195#define rPdp_AntB_14 0xb84196#define rPdp_AntB_18 0xb88197#define rPdp_AntB_1C 0xb8c198#define rPdp_AntB_20 0xb90199#define rPdp_AntB_24 0xb94200201#define rConfig_Pmpd_AntB 0xb98202203#define rBndB 0xba0204205#define rAPK 0xbd8206#define rPm_Rx0_AntA 0xbdc207#define rPm_Rx1_AntA 0xbe0208#define rPm_Rx2_AntA 0xbe4209#define rPm_Rx3_AntA 0xbe8210#define rPm_Rx0_AntB 0xbec211#define rPm_Rx1_AntB 0xbf0212#define rPm_Rx2_AntB 0xbf4213#define rPm_Rx3_AntB 0xbf8214/*215* 6. PageC(0xC00)216* */217#define rOFDM0_LSTF 0xc00218219#define rOFDM0_TRxPathEnable 0xc04220#define rOFDM0_TRMuxPar 0xc08221#define rOFDM0_TRSWIsolation 0xc0c222223#define rOFDM0_XARxAFE 0xc10 /* RxIQ DC offset, Rx digital filter, DC notch filter */224#define rOFDM0_XARxIQImbalance 0xc14 /* RxIQ imbalance matrix */225#define rOFDM0_XBRxAFE 0xc18226#define rOFDM0_XBRxIQImbalance 0xc1c227#define rOFDM0_XCRxAFE 0xc20228#define rOFDM0_XCRxIQImbalance 0xc24229#define rOFDM0_XDRxAFE 0xc28230#define rOFDM0_XDRxIQImbalance 0xc2c231232#define rOFDM0_RxDetector1 0xc30 /* PD, BW & SBD // DM tune init gain */233#define rOFDM0_RxDetector2 0xc34 /* SBD & Fame Sync. */234#define rOFDM0_RxDetector3 0xc38 /* Frame Sync. */235#define rOFDM0_RxDetector4 0xc3c /* PD, SBD, Frame Sync & Short-GI */236237#define rOFDM0_RxDSP 0xc40 /* Rx Sync Path */238#define rOFDM0_CFOandDAGC 0xc44 /* CFO & DAGC */239#define rOFDM0_CCADropThreshold 0xc48 /* CCA Drop threshold */240#define rOFDM0_ECCAThreshold 0xc4c /* energy CCA */241242#define rOFDM0_XAAGCCore1 0xc50 /* DIG */243#define rOFDM0_XAAGCCore2 0xc54244#define rOFDM0_XBAGCCore1 0xc58245#define rOFDM0_XBAGCCore2 0xc5c246#define rOFDM0_XCAGCCore1 0xc60247#define rOFDM0_XCAGCCore2 0xc64248#define rOFDM0_XDAGCCore1 0xc68249#define rOFDM0_XDAGCCore2 0xc6c250251#define rOFDM0_AGCParameter1 0xc70252#define rOFDM0_AGCParameter2 0xc74253#define rOFDM0_AGCRSSITable 0xc78254#define rOFDM0_HTSTFAGC 0xc7c255256#define rOFDM0_XATxIQImbalance 0xc80 /* TX PWR TRACK and DIG */257#define rOFDM0_XATxAFE 0xc84258#define rOFDM0_XBTxIQImbalance 0xc88259#define rOFDM0_XBTxAFE 0xc8c260#define rOFDM0_XCTxIQImbalance 0xc90261#define rOFDM0_XCTxAFE 0xc94262#define rOFDM0_XDTxIQImbalance 0xc98263#define rOFDM0_XDTxAFE 0xc9c264265#define rOFDM0_RxIQExtAnta 0xca0266#define rOFDM0_TxCoeff1 0xca4267#define rOFDM0_TxCoeff2 0xca8268#define rOFDM0_TxCoeff3 0xcac269#define rOFDM0_TxCoeff4 0xcb0270#define rOFDM0_TxCoeff5 0xcb4271#define rOFDM0_TxCoeff6 0xcb8272#define rOFDM0_RxHPParameter 0xce0273#define rOFDM0_TxPseudoNoiseWgt 0xce4274#define rOFDM0_FrameSync 0xcf0275#define rOFDM0_DFSReport 0xcf4276277/*278* 7. PageD(0xD00)279* */280#define rOFDM1_LSTF 0xd00281#define rOFDM1_TRxPathEnable 0xd04282283#define rOFDM1_CFO 0xd08 /* No setting now */284#define rOFDM1_CSI1 0xd10285#define rOFDM1_SBD 0xd14286#define rOFDM1_CSI2 0xd18287#define rOFDM1_CFOTracking 0xd2c288#define rOFDM1_TRxMesaure1 0xd34289#define rOFDM1_IntfDet 0xd3c290#define rOFDM1_PseudoNoiseStateAB 0xd50291#define rOFDM1_PseudoNoiseStateCD 0xd54292#define rOFDM1_RxPseudoNoiseWgt 0xd58293294#define rOFDM_PHYCounter1 0xda0 /* cca, parity fail */295#define rOFDM_PHYCounter2 0xda4 /* rate illegal, crc8 fail */296#define rOFDM_PHYCounter3 0xda8 /* MCS not support */297298#define rOFDM_ShortCFOAB 0xdac /* No setting now */299#define rOFDM_ShortCFOCD 0xdb0300#define rOFDM_LongCFOAB 0xdb4301#define rOFDM_LongCFOCD 0xdb8302#define rOFDM_TailCFOAB 0xdbc303#define rOFDM_TailCFOCD 0xdc0304#define rOFDM_PWMeasure1 0xdc4305#define rOFDM_PWMeasure2 0xdc8306#define rOFDM_BWReport 0xdcc307#define rOFDM_AGCReport 0xdd0308#define rOFDM_RxSNR 0xdd4309#define rOFDM_RxEVMCSI 0xdd8310#define rOFDM_SIGReport 0xddc311312313/*314* 8. PageE(0xE00)315* */316#define rTxAGC_A_Rate18_06 0xe00317#define rTxAGC_A_Rate54_24 0xe04318#define rTxAGC_A_CCK1_Mcs32 0xe08319#define rTxAGC_A_Mcs03_Mcs00 0xe10320#define rTxAGC_A_Mcs07_Mcs04 0xe14321#define rTxAGC_A_Mcs11_Mcs08 0xe18322#define rTxAGC_A_Mcs15_Mcs12 0xe1c323324#define rFPGA0_IQK 0xe28325#define rTx_IQK_Tone_A 0xe30326#define rRx_IQK_Tone_A 0xe34327#define rTx_IQK_PI_A 0xe38328#define rRx_IQK_PI_A 0xe3c329330#define rTx_IQK 0xe40331#define rRx_IQK 0xe44332#define rIQK_AGC_Pts 0xe48333#define rIQK_AGC_Rsp 0xe4c334#define rTx_IQK_Tone_B 0xe50335#define rRx_IQK_Tone_B 0xe54336#define rTx_IQK_PI_B 0xe58337#define rRx_IQK_PI_B 0xe5c338#define rIQK_AGC_Cont 0xe60339340#define rBlue_Tooth 0xe6c341#define rRx_Wait_CCA 0xe70342#define rTx_CCK_RFON 0xe74343#define rTx_CCK_BBON 0xe78344#define rTx_OFDM_RFON 0xe7c345#define rTx_OFDM_BBON 0xe80346#define rTx_To_Rx 0xe84347#define rTx_To_Tx 0xe88348#define rRx_CCK 0xe8c349350#define rTx_Power_Before_IQK_A 0xe94351#define rTx_Power_After_IQK_A 0xe9c352353#define rRx_Power_Before_IQK_A 0xea0354#define rRx_Power_Before_IQK_A_2 0xea4355#define rRx_Power_After_IQK_A 0xea8356#define rRx_Power_After_IQK_A_2 0xeac357358#define rTx_Power_Before_IQK_B 0xeb4359#define rTx_Power_After_IQK_B 0xebc360361#define rRx_Power_Before_IQK_B 0xec0362#define rRx_Power_Before_IQK_B_2 0xec4363#define rRx_Power_After_IQK_B 0xec8364#define rRx_Power_After_IQK_B_2 0xecc365366#define rRx_OFDM 0xed0367#define rRx_Wait_RIFS 0xed4368#define rRx_TO_Rx 0xed8369#define rStandby 0xedc370#define rSleep 0xee0371#define rPMPD_ANAEN 0xeec372373/*374* 7. RF Register 0x00-0x2E (RF 8256)375* RF-0222D 0x00-3F376*377* Zebra1 */378#define rZebra1_HSSIEnable 0x0 /* Useless now */379#define rZebra1_TRxEnable1 0x1380#define rZebra1_TRxEnable2 0x2381#define rZebra1_AGC 0x4382#define rZebra1_ChargePump 0x5383#define rZebra1_Channel 0x7 /* RF channel switch */384385/* #endif */386#define rZebra1_TxGain 0x8 /* Useless now */387#define rZebra1_TxLPF 0x9388#define rZebra1_RxLPF 0xb389#define rZebra1_RxHPFCorner 0xc390391/* Zebra4 */392#define rGlobalCtrl 0 /* Useless now */393#define rRTL8256_TxLPF 19394#define rRTL8256_RxLPF 11395396/* RTL8258 */397#define rRTL8258_TxLPF 0x11 /* Useless now */398#define rRTL8258_RxLPF 0x13399#define rRTL8258_RSSILPF 0xa400401/*402* RL6052 Register definition403* */404#define RF_AC 0x00 /* */405406#define RF_IQADJ_G1 0x01 /* */407#define RF_IQADJ_G2 0x02 /* */408#define RF_BS_PA_APSET_G1_G4 0x03409#define RF_BS_PA_APSET_G5_G8 0x04410#define RF_POW_TRSW 0x05 /* */411412#define RF_GAIN_RX 0x06 /* */413#define RF_GAIN_TX 0x07 /* */414415#define RF_TXM_IDAC 0x08 /* */416#define RF_IPA_G 0x09 /* */417#define RF_TXBIAS_G 0x0A418#define RF_TXPA_AG 0x0B419#define RF_IPA_A 0x0C /* */420#define RF_TXBIAS_A 0x0D421#define RF_BS_PA_APSET_G9_G11 0x0E422#define RF_BS_IQGEN 0x0F /* */423424#define RF_MODE1 0x10 /* */425#define RF_MODE2 0x11 /* */426427#define RF_RX_AGC_HP 0x12 /* */428#define RF_TX_AGC 0x13 /* */429#define RF_BIAS 0x14 /* */430#define RF_IPA 0x15 /* */431#define RF_TXBIAS 0x16432#define RF_POW_ABILITY 0x17 /* */433#define RF_MODE_AG 0x18 /* */434#define rRfChannel 0x18 /* RF channel and BW switch */435#define RF_CHNLBW 0x18 /* RF channel and BW switch */436#define RF_TOP 0x19 /* */437438#define RF_RX_G1 0x1A /* */439#define RF_RX_G2 0x1B /* */440441#define RF_RX_BB2 0x1C /* */442#define RF_RX_BB1 0x1D /* */443444#define RF_RCK1 0x1E /* */445#define RF_RCK2 0x1F /* */446447#define RF_TX_G1 0x20 /* */448#define RF_TX_G2 0x21 /* */449#define RF_TX_G3 0x22 /* */450451#define RF_TX_BB1 0x23 /* */452453#define RF_T_METER 0x24 /* */454455#define RF_SYN_G1 0x25 /* RF TX Power control */456#define RF_SYN_G2 0x26 /* RF TX Power control */457#define RF_SYN_G3 0x27 /* RF TX Power control */458#define RF_SYN_G4 0x28 /* RF TX Power control */459#define RF_SYN_G5 0x29 /* RF TX Power control */460#define RF_SYN_G6 0x2A /* RF TX Power control */461#define RF_SYN_G7 0x2B /* RF TX Power control */462#define RF_SYN_G8 0x2C /* RF TX Power control */463464#define RF_RCK_OS 0x30 /* RF TX PA control */465466#define RF_TXPA_G1 0x31 /* RF TX PA control */467#define RF_TXPA_G2 0x32 /* RF TX PA control */468#define RF_TXPA_G3 0x33 /* RF TX PA control */469#define RF_TX_BIAS_A 0x35470#define RF_TX_BIAS_D 0x36471#define RF_LOBF_9 0x38472#define RF_RXRF_A3 0x3C /* */473#define RF_TRSW 0x3F474475#define RF_TXRF_A2 0x41476#define RF_T_METER_88E 0x42477#define RF_TXPA_G4 0x46478#define RF_TXPA_A4 0x4B479#define RF_0x52 0x52480#define RF_WE_LUT 0xEF481#define RF_S0S1 0xB0482483/*484* Bit Mask485*486* 1. Page1(0x100) */487#define bBBResetB 0x100 /* Useless now? */488#define bGlobalResetB 0x200489#define bOFDMTxStart 0x4490#define bCCKTxStart 0x8491#define bCRC32Debug 0x100492#define bPMACLoopback 0x10493#define bTxLSIG 0xffffff494#define bOFDMTxRate 0xf495#define bOFDMTxReserved 0x10496#define bOFDMTxLength 0x1ffe0497#define bOFDMTxParity 0x20000498#define bTxHTSIG1 0xffffff499#define bTxHTMCSRate 0x7f500#define bTxHTBW 0x80501#define bTxHTLength 0xffff00502#define bTxHTSIG2 0xffffff503#define bTxHTSmoothing 0x1504#define bTxHTSounding 0x2505#define bTxHTReserved 0x4506#define bTxHTAggreation 0x8507#define bTxHTSTBC 0x30508#define bTxHTAdvanceCoding 0x40509#define bTxHTShortGI 0x80510#define bTxHTNumberHT_LTF 0x300511#define bTxHTCRC8 0x3fc00512#define bCounterReset 0x10000513#define bNumOfOFDMTx 0xffff514#define bNumOfCCKTx 0xffff0000515#define bTxIdleInterval 0xffff516#define bOFDMService 0xffff0000517#define bTxMACHeader 0xffffffff518#define bTxDataInit 0xff519#define bTxHTMode 0x100520#define bTxDataType 0x30000521#define bTxRandomSeed 0xffffffff522#define bCCKTxPreamble 0x1523#define bCCKTxSFD 0xffff0000524#define bCCKTxSIG 0xff525#define bCCKTxService 0xff00526#define bCCKLengthExt 0x8000527#define bCCKTxLength 0xffff0000528#define bCCKTxCRC16 0xffff529#define bCCKTxStatus 0x1530#define bOFDMTxStatus 0x2531532#define IS_BB_REG_OFFSET_92S(_Offset) ((_Offset >= 0x800) && (_Offset <= 0xfff))533#define RF_TX_GAIN_OFFSET_8192F(_val) (abs((_val)) | (((_val) > 0) ? BIT(4) : 0))534535/* 2. Page8(0x800) */536#define bRFMOD 0x1 /* Reg 0x800 rFPGA0_RFMOD */537#define bJapanMode 0x2538#define bCCKTxSC 0x30539#define bCCKEn 0x1000000540#define bOFDMEn 0x2000000541542#define bOFDMRxADCPhase 0x10000 /* Useless now */543#define bOFDMTxDACPhase 0x40000544#define bXATxAGC 0x3f545546#define bAntennaSelect 0x0300547548#define bXBTxAGC 0xf00 /* Reg 80c rFPGA0_TxGainStage */549#define bXCTxAGC 0xf000550#define bXDTxAGC 0xf0000551552#define bPAStart 0xf0000000 /* Useless now */553#define bTRStart 0x00f00000554#define bRFStart 0x0000f000555#define bBBStart 0x000000f0556#define bBBCCKStart 0x0000000f557#define bPAEnd 0xf /* Reg0x814 */558#define bTREnd 0x0f000000559#define bRFEnd 0x000f0000560#define bCCAMask 0x000000f0 /* T2R */561#define bR2RCCAMask 0x00000f00562#define bHSSI_R2TDelay 0xf8000000563#define bHSSI_T2RDelay 0xf80000564#define bContTxHSSI 0x400 /* chane gain at continue Tx */565#define bIGFromCCK 0x200566#define bAGCAddress 0x3f567#define bRxHPTx 0x7000568#define bRxHPT2R 0x38000569#define bRxHPCCKIni 0xc0000570#define bAGCTxCode 0xc00000571#define bAGCRxCode 0x300000572573#define b3WireDataLength 0x800 /* Reg 0x820~84f rFPGA0_XA_HSSIParameter1 */574#define b3WireAddressLength 0x400575576#define b3WireRFPowerDown 0x1 /* Useless now577* #define bHWSISelect 0x8 */578#define b5GPAPEPolarity 0x40000000579#define b2GPAPEPolarity 0x80000000580#define bRFSW_TxDefaultAnt 0x3581#define bRFSW_TxOptionAnt 0x30582#define bRFSW_RxDefaultAnt 0x300583#define bRFSW_RxOptionAnt 0x3000584#define bRFSI_3WireData 0x1585#define bRFSI_3WireClock 0x2586#define bRFSI_3WireLoad 0x4587#define bRFSI_3WireRW 0x8588#define bRFSI_3Wire 0xf589590#define bRFSI_RFENV 0x10 /* Reg 0x870 rFPGA0_XAB_RFInterfaceSW */591592#define bRFSI_TRSW 0x20 /* Useless now */593#define bRFSI_TRSWB 0x40594#define bRFSI_ANTSW 0x100595#define bRFSI_ANTSWB 0x200596#define bRFSI_PAPE 0x400597#define bRFSI_PAPE5G 0x800598#define bBandSelect 0x1599#define bHTSIG2_GI 0x80600#define bHTSIG2_Smoothing 0x01601#define bHTSIG2_Sounding 0x02602#define bHTSIG2_Aggreaton 0x08603#define bHTSIG2_STBC 0x30604#define bHTSIG2_AdvCoding 0x40605#define bHTSIG2_NumOfHTLTF 0x300606#define bHTSIG2_CRC8 0x3fc607#define bHTSIG1_MCS 0x7f608#define bHTSIG1_BandWidth 0x80609#define bHTSIG1_HTLength 0xffff610#define bLSIG_Rate 0xf611#define bLSIG_Reserved 0x10612#define bLSIG_Length 0x1fffe613#define bLSIG_Parity 0x20614#define bCCKRxPhase 0x4615616#define bLSSIReadAddress 0x7f800000 /* T65 RF */617618#define bLSSIReadEdge 0x80000000 /* LSSI "Read" edge signal */619620#define bLSSIReadBackData 0xfffff /* T65 RF */621622#define bLSSIReadOKFlag 0x1000 /* Useless now */623#define bCCKSampleRate 0x8 /* 0: 44MHz, 1:88MHz */624#define bRegulator0Standby 0x1625#define bRegulatorPLLStandby 0x2626#define bRegulator1Standby 0x4627#define bPLLPowerUp 0x8628#define bDPLLPowerUp 0x10629#define bDA10PowerUp 0x20630#define bAD7PowerUp 0x200631#define bDA6PowerUp 0x2000632#define bXtalPowerUp 0x4000633#define b40MDClkPowerUP 0x8000634#define bDA6DebugMode 0x20000635#define bDA6Swing 0x380000636637#define bADClkPhase 0x4000000 /* Reg 0x880 rFPGA0_AnalogParameter1 20/40 CCK support switch 40/80 BB MHZ */638639#define b80MClkDelay 0x18000000 /* Useless */640#define bAFEWatchDogEnable 0x20000000641642#define bXtalCap01 0xc0000000 /* Reg 0x884 rFPGA0_AnalogParameter2 Crystal cap */643#define bXtalCap23 0x3644#define bXtalCap92x 0x0f000000645#define bXtalCap 0x0f000000646647#define bIntDifClkEnable 0x400 /* Useless */648#define bExtSigClkEnable 0x800649#define bBandgapMbiasPowerUp 0x10000650#define bAD11SHGain 0xc0000651#define bAD11InputRange 0x700000652#define bAD11OPCurrent 0x3800000653#define bIPathLoopback 0x4000000654#define bQPathLoopback 0x8000000655#define bAFELoopback 0x10000000656#define bDA10Swing 0x7e0657#define bDA10Reverse 0x800658#define bDAClkSource 0x1000659#define bAD7InputRange 0x6000660#define bAD7Gain 0x38000661#define bAD7OutputCMMode 0x40000662#define bAD7InputCMMode 0x380000663#define bAD7Current 0xc00000664#define bRegulatorAdjust 0x7000000665#define bAD11PowerUpAtTx 0x1666#define bDA10PSAtTx 0x10667#define bAD11PowerUpAtRx 0x100668#define bDA10PSAtRx 0x1000669#define bCCKRxAGCFormat 0x200670#define bPSDFFTSamplepPoint 0xc000671#define bPSDAverageNum 0x3000672#define bIQPathControl 0xc00673#define bPSDFreq 0x3ff674#define bPSDAntennaPath 0x30675#define bPSDIQSwitch 0x40676#define bPSDRxTrigger 0x400000677#define bPSDTxTrigger 0x80000000678#define bPSDSineToneScale 0x7f000000679#define bPSDReport 0xffff680681/* 3. Page9(0x900) */682#define bOFDMTxSC 0x30000000 /* Useless */683#define bCCKTxOn 0x1684#define bOFDMTxOn 0x2685#define bDebugPage 0xfff /* reset debug page and also HWord, LWord */686#define bDebugItem 0xff /* reset debug page and LWord */687#define bAntL 0x10688#define bAntNonHT 0x100689#define bAntHT1 0x1000690#define bAntHT2 0x10000691#define bAntHT1S1 0x100000692#define bAntNonHTS1 0x1000000693694/* 4. PageA(0xA00) */695#define bCCKBBMode 0x3 /* Useless */696#define bCCKTxPowerSaving 0x80697#define bCCKRxPowerSaving 0x40698699#define bCCKSideBand 0x10 /* Reg 0xa00 rCCK0_System 20/40 switch */700701#define bCCKScramble 0x8 /* Useless */702#define bCCKAntDiversity 0x8000703#define bCCKCarrierRecovery 0x4000704#define bCCKTxRate 0x3000705#define bCCKDCCancel 0x0800706#define bCCKISICancel 0x0400707#define bCCKMatchFilter 0x0200708#define bCCKEqualizer 0x0100709#define bCCKPreambleDetect 0x800000710#define bCCKFastFalseCCA 0x400000711#define bCCKChEstStart 0x300000712#define bCCKCCACount 0x080000713#define bCCKcs_lim 0x070000714#define bCCKBistMode 0x80000000715#define bCCKCCAMask 0x40000000716#define bCCKTxDACPhase 0x4717#define bCCKRxADCPhase 0x20000000 /* r_rx_clk */718#define bCCKr_cp_mode0 0x0100719#define bCCKTxDCOffset 0xf0720#define bCCKRxDCOffset 0xf721#define bCCKCCAMode 0xc000722#define bCCKFalseCS_lim 0x3f00723#define bCCKCS_ratio 0xc00000724#define bCCKCorgBit_sel 0x300000725#define bCCKPD_lim 0x0f0000726#define bCCKNewCCA 0x80000000727#define bCCKRxHPofIG 0x8000728#define bCCKRxIG 0x7f00729#define bCCKLNAPolarity 0x800000730#define bCCKRx1stGain 0x7f0000731#define bCCKRFExtend 0x20000000 /* CCK Rx Iinital gain polarity */732#define bCCKRxAGCSatLevel 0x1f000000733#define bCCKRxAGCSatCount 0xe0734#define bCCKRxRFSettle 0x1f /* AGCsamp_dly */735#define bCCKFixedRxAGC 0x8000736/* #define bCCKRxAGCFormat 0x4000 */ /* remove to HSSI register 0x824 */737#define bCCKAntennaPolarity 0x2000738#define bCCKTxFilterType 0x0c00739#define bCCKRxAGCReportType 0x0300740#define bCCKRxDAGCEn 0x80000000741#define bCCKRxDAGCPeriod 0x20000000742#define bCCKRxDAGCSatLevel 0x1f000000743#define bCCKTimingRecovery 0x800000744#define bCCKTxC0 0x3f0000745#define bCCKTxC1 0x3f000000746#define bCCKTxC2 0x3f747#define bCCKTxC3 0x3f00748#define bCCKTxC4 0x3f0000749#define bCCKTxC5 0x3f000000750#define bCCKTxC6 0x3f751#define bCCKTxC7 0x3f00752#define bCCKDebugPort 0xff0000753#define bCCKDACDebug 0x0f000000754#define bCCKFalseAlarmEnable 0x8000755#define bCCKFalseAlarmRead 0x4000756#define bCCKTRSSI 0x7f757#define bCCKRxAGCReport 0xfe758#define bCCKRxReport_AntSel 0x80000000759#define bCCKRxReport_MFOff 0x40000000760#define bCCKRxRxReport_SQLoss 0x20000000761#define bCCKRxReport_Pktloss 0x10000000762#define bCCKRxReport_Lockedbit 0x08000000763#define bCCKRxReport_RateError 0x04000000764#define bCCKRxReport_RxRate 0x03000000765#define bCCKRxFACounterLower 0xff766#define bCCKRxFACounterUpper 0xff000000767#define bCCKRxHPAGCStart 0xe000768#define bCCKRxHPAGCFinal 0x1c00769#define bCCKRxFalseAlarmEnable 0x8000770#define bCCKFACounterFreeze 0x4000771#define bCCKTxPathSel 0x10000000772#define bCCKDefaultRxPath 0xc000000773#define bCCKOptionRxPath 0x3000000774775/* 5. PageC(0xC00) */776#define bNumOfSTF 0x3 /* Useless */777#define bShift_L 0xc0778#define bGI_TH 0xc779#define bRxPathA 0x1780#define bRxPathB 0x2781#define bRxPathC 0x4782#define bRxPathD 0x8783#define bTxPathA 0x1784#define bTxPathB 0x2785#define bTxPathC 0x4786#define bTxPathD 0x8787#define bTRSSIFreq 0x200788#define bADCBackoff 0x3000789#define bDFIRBackoff 0xc000790#define bTRSSILatchPhase 0x10000791#define bRxIDCOffset 0xff792#define bRxQDCOffset 0xff00793#define bRxDFIRMode 0x1800000794#define bRxDCNFType 0xe000000795#define bRXIQImb_A 0x3ff796#define bRXIQImb_B 0xfc00797#define bRXIQImb_C 0x3f0000798#define bRXIQImb_D 0xffc00000799#define bDC_dc_Notch 0x60000800#define bRxNBINotch 0x1f000000801#define bPD_TH 0xf802#define bPD_TH_Opt2 0xc000803#define bPWED_TH 0x700804#define bIfMF_Win_L 0x800805#define bPD_Option 0x1000806#define bMF_Win_L 0xe000807#define bBW_Search_L 0x30000808#define bwin_enh_L 0xc0000809#define bBW_TH 0x700000810#define bED_TH2 0x3800000811#define bBW_option 0x4000000812#define bRatio_TH 0x18000000813#define bWindow_L 0xe0000000814#define bSBD_Option 0x1815#define bFrame_TH 0x1c816#define bFS_Option 0x60817#define bDC_Slope_check 0x80818#define bFGuard_Counter_DC_L 0xe00819#define bFrame_Weight_Short 0x7000820#define bSub_Tune 0xe00000821#define bFrame_DC_Length 0xe000000822#define bSBD_start_offset 0x30000000823#define bFrame_TH_2 0x7824#define bFrame_GI2_TH 0x38825#define bGI2_Sync_en 0x40826#define bSarch_Short_Early 0x300827#define bSarch_Short_Late 0xc00828#define bSarch_GI2_Late 0x70000829#define bCFOAntSum 0x1830#define bCFOAcc 0x2831#define bCFOStartOffset 0xc832#define bCFOLookBack 0x70833#define bCFOSumWeight 0x80834#define bDAGCEnable 0x10000835#define bTXIQImb_A 0x3ff836#define bTXIQImb_B 0xfc00837#define bTXIQImb_C 0x3f0000838#define bTXIQImb_D 0xffc00000839#define bTxIDCOffset 0xff840#define bTxQDCOffset 0xff00841#define bTxDFIRMode 0x10000842#define bTxPesudoNoiseOn 0x4000000843#define bTxPesudoNoise_A 0xff844#define bTxPesudoNoise_B 0xff00845#define bTxPesudoNoise_C 0xff0000846#define bTxPesudoNoise_D 0xff000000847#define bCCADropOption 0x20000848#define bCCADropThres 0xfff00000849#define bEDCCA_H 0xf850#define bEDCCA_L 0xf0851#define bLambda_ED 0x300852#define bRxInitialGain 0x7f853#define bRxAntDivEn 0x80854#define bRxAGCAddressForLNA 0x7f00855#define bRxHighPowerFlow 0x8000856#define bRxAGCFreezeThres 0xc0000857#define bRxFreezeStep_AGC1 0x300000858#define bRxFreezeStep_AGC2 0xc00000859#define bRxFreezeStep_AGC3 0x3000000860#define bRxFreezeStep_AGC0 0xc000000861#define bRxRssi_Cmp_En 0x10000000862#define bRxQuickAGCEn 0x20000000863#define bRxAGCFreezeThresMode 0x40000000864#define bRxOverFlowCheckType 0x80000000865#define bRxAGCShift 0x7f866#define bTRSW_Tri_Only 0x80867#define bPowerThres 0x300868#define bRxAGCEn 0x1869#define bRxAGCTogetherEn 0x2870#define bRxAGCMin 0x4871#define bRxHP_Ini 0x7872#define bRxHP_TRLNA 0x70873#define bRxHP_RSSI 0x700874#define bRxHP_BBP1 0x7000875#define bRxHP_BBP2 0x70000876#define bRxHP_BBP3 0x700000877#define bRSSI_H 0x7f0000 /* the threshold for high power */878#define bRSSI_Gen 0x7f000000 /* the threshold for ant diversity */879#define bRxSettle_TRSW 0x7880#define bRxSettle_LNA 0x38881#define bRxSettle_RSSI 0x1c0882#define bRxSettle_BBP 0xe00883#define bRxSettle_RxHP 0x7000884#define bRxSettle_AntSW_RSSI 0x38000885#define bRxSettle_AntSW 0xc0000886#define bRxProcessTime_DAGC 0x300000887#define bRxSettle_HSSI 0x400000888#define bRxProcessTime_BBPPW 0x800000889#define bRxAntennaPowerShift 0x3000000890#define bRSSITableSelect 0xc000000891#define bRxHP_Final 0x7000000892#define bRxHTSettle_BBP 0x7893#define bRxHTSettle_HSSI 0x8894#define bRxHTSettle_RxHP 0x70895#define bRxHTSettle_BBPPW 0x80896#define bRxHTSettle_Idle 0x300897#define bRxHTSettle_Reserved 0x1c00898#define bRxHTRxHPEn 0x8000899#define bRxHTAGCFreezeThres 0x30000900#define bRxHTAGCTogetherEn 0x40000901#define bRxHTAGCMin 0x80000902#define bRxHTAGCEn 0x100000903#define bRxHTDAGCEn 0x200000904#define bRxHTRxHP_BBP 0x1c00000905#define bRxHTRxHP_Final 0xe0000000906#define bRxPWRatioTH 0x3907#define bRxPWRatioEn 0x4908#define bRxMFHold 0x3800909#define bRxPD_Delay_TH1 0x38910#define bRxPD_Delay_TH2 0x1c0911#define bRxPD_DC_COUNT_MAX 0x600912/* #define bRxMF_Hold 0x3800 */913#define bRxPD_Delay_TH 0x8000914#define bRxProcess_Delay 0xf0000915#define bRxSearchrange_GI2_Early 0x700000916#define bRxFrame_Guard_Counter_L 0x3800000917#define bRxSGI_Guard_L 0xc000000918#define bRxSGI_Search_L 0x30000000919#define bRxSGI_TH 0xc0000000920#define bDFSCnt0 0xff921#define bDFSCnt1 0xff00922#define bDFSFlag 0xf0000923#define bMFWeightSum 0x300000924#define bMinIdxTH 0x7f000000925#define bDAFormat 0x40000926#define bTxChEmuEnable 0x01000000927#define bTRSWIsolation_A 0x7f928#define bTRSWIsolation_B 0x7f00929#define bTRSWIsolation_C 0x7f0000930#define bTRSWIsolation_D 0x7f000000931#define bExtLNAGain 0x7c00932933/* 6. PageE(0xE00) */934#define bSTBCEn 0x4 /* Useless */935#define bAntennaMapping 0x10936#define bNss 0x20937#define bCFOAntSumD 0x200938#define bPHYCounterReset 0x8000000939#define bCFOReportGet 0x4000000940#define bOFDMContinueTx 0x10000000941#define bOFDMSingleCarrier 0x20000000942#define bOFDMSingleTone 0x40000000943/* #define bRxPath1 0x01 */944/* #define bRxPath2 0x02 */945/* #define bRxPath3 0x04 */946/* #define bRxPath4 0x08 */947/* #define bTxPath1 0x10 */948/* #define bTxPath2 0x20 */949#define bHTDetect 0x100950#define bCFOEn 0x10000951#define bCFOValue 0xfff00000952#define bSigTone_Re 0x3f953#define bSigTone_Im 0x7f00954#define bCounter_CCA 0xffff955#define bCounter_ParityFail 0xffff0000956#define bCounter_RateIllegal 0xffff957#define bCounter_CRC8Fail 0xffff0000958#define bCounter_MCSNoSupport 0xffff959#define bCounter_FastSync 0xffff960#define bShortCFO 0xfff961#define bShortCFOTLength 12 /* total */962#define bShortCFOFLength 11 /* fraction */963#define bLongCFO 0x7ff964#define bLongCFOTLength 11965#define bLongCFOFLength 11966#define bTailCFO 0x1fff967#define bTailCFOTLength 13968#define bTailCFOFLength 12969#define bmax_en_pwdB 0xffff970#define bCC_power_dB 0xffff0000971#define bnoise_pwdB 0xffff972#define bPowerMeasTLength 10973#define bPowerMeasFLength 3974#define bRx_HT_BW 0x1975#define bRxSC 0x6976#define bRx_HT 0x8977#define bNB_intf_det_on 0x1978#define bIntf_win_len_cfg 0x30979#define bNB_Intf_TH_cfg 0x1c0980#define bRFGain 0x3f981#define bTableSel 0x40982#define bTRSW 0x80983#define bRxSNR_A 0xff984#define bRxSNR_B 0xff00985#define bRxSNR_C 0xff0000986#define bRxSNR_D 0xff000000987#define bSNREVMTLength 8988#define bSNREVMFLength 1989#define bCSI1st 0xff990#define bCSI2nd 0xff00991#define bRxEVM1st 0xff0000992#define bRxEVM2nd 0xff000000993#define bSIGEVM 0xff994#define bPWDB 0xff00995#define bSGIEN 0x10000996997#define bSFactorQAM1 0xf /* Useless */998#define bSFactorQAM2 0xf0999#define bSFactorQAM3 0xf001000#define bSFactorQAM4 0xf0001001#define bSFactorQAM5 0xf00001002#define bSFactorQAM6 0xf00001003#define bSFactorQAM7 0xf000001004#define bSFactorQAM8 0xf0000001005#define bSFactorQAM9 0xf00000001006#define bCSIScheme 0x10000010071008#define bNoiseLvlTopSet 0x3 /* Useless */1009#define bChSmooth 0x41010#define bChSmoothCfg1 0x381011#define bChSmoothCfg2 0x1c01012#define bChSmoothCfg3 0xe001013#define bChSmoothCfg4 0x70001014#define bMRCMode 0x8000001015#define bTHEVMCfg 0x700000010161017#define bLoopFitType 0x1 /* Useless */1018#define bUpdCFO 0x401019#define bUpdCFOOffData 0x801020#define bAdvUpdCFO 0x1001021#define bAdvTimeCtrl 0x8001022#define bUpdClko 0x10001023#define bFC 0x60001024#define bTrackingMode 0x80001025#define bPhCmpEnable 0x100001026#define bUpdClkoLTF 0x200001027#define bComChCFO 0x400001028#define bCSIEstiMode 0x800001029#define bAdvUpdEqz 0x1000001030#define bUChCfg 0x70000001031#define bUpdEqz 0x800000010321033/* Rx Pseduo noise */1034#define bRxPesudoNoiseOn 0x20000000 /* Useless */1035#define bRxPesudoNoise_A 0xff1036#define bRxPesudoNoise_B 0xff001037#define bRxPesudoNoise_C 0xff00001038#define bRxPesudoNoise_D 0xff0000001039#define bPesudoNoiseState_A 0xffff1040#define bPesudoNoiseState_B 0xffff00001041#define bPesudoNoiseState_C 0xffff1042#define bPesudoNoiseState_D 0xffff000010431044/* 7. RF Register1045* Zebra1 */1046#define bZebra1_HSSIEnable 0x8 /* Useless */1047#define bZebra1_TRxControl 0xc001048#define bZebra1_TRxGainSetting 0x07f1049#define bZebra1_RxCorner 0xc001050#define bZebra1_TxChargePump 0x381051#define bZebra1_RxChargePump 0x71052#define bZebra1_ChannelNum 0xf801053#define bZebra1_TxLPFBW 0x4001054#define bZebra1_RxLPFBW 0x60010551056/* Zebra4 */1057#define bRTL8256RegModeCtrl1 0x100 /* Useless */1058#define bRTL8256RegModeCtrl0 0x401059#define bRTL8256_TxLPFBW 0x181060#define bRTL8256_RxLPFBW 0x60010611062/* RTL8258 */1063#define bRTL8258_TxLPFBW 0xc /* Useless */1064#define bRTL8258_RxLPFBW 0xc001065#define bRTL8258_RSSILPFBW 0xc0106610671068/*1069* Other Definition1070* */10711072/* byte endable for sb_write */1073#define bByte0 0x1 /* Useless */1074#define bByte1 0x21075#define bByte2 0x41076#define bByte3 0x81077#define bWord0 0x31078#define bWord1 0xc1079#define bDWord 0xf10801081/* for PutRegsetting & GetRegSetting BitMask */1082#define bMaskByte0 0xff /* Reg 0xc50 rOFDM0_XAAGCCore~0xC6f */1083#define bMaskByte1 0xff001084#define bMaskByte2 0xff00001085#define bMaskByte3 0xff0000001086#define bMaskHWord 0xffff00001087#define bMaskLWord 0x0000ffff1088#define bMaskDWord 0xffffffff1089#define bMaskH3Bytes 0xffffff001090#define bMask12Bits 0xfff1091#define bMaskH4Bits 0xf00000001092#define bMaskOFDM_D 0xffc000001093#define bMaskCCK 0x3f3f3f3f109410951096#define bEnable 0x1 /* Useless */1097#define bDisable 0x010981099#define LeftAntenna 0x0 /* Useless */1100#define RightAntenna 0x111011102#define tCheckTxStatus 500 /* 500ms // Useless */1103#define tUpdateRxCounter 100 /* 100ms */11041105#define rateCCK 0 /* Useless */1106#define rateOFDM 11107#define rateHT 211081109/* define Register-End */1110#define bPMAC_End 0x1ff /* Useless */1111#define bFPGAPHY0_End 0x8ff1112#define bFPGAPHY1_End 0x9ff1113#define bCCKPHY0_End 0xaff1114#define bOFDMPHY0_End 0xcff1115#define bOFDMPHY1_End 0xdff11161117/* define max debug item in each debug page1118* #define bMaxItem_FPGA_PHY0 0x91119* #define bMaxItem_FPGA_PHY1 0x31120* #define bMaxItem_PHY_11B 0x161121* #define bMaxItem_OFDM_PHY0 0x291122* #define bMaxItem_OFDM_PHY1 0x0 */11231124#define bPMACControl 0x0 /* Useless */1125#define bWMACControl 0x11126#define bWNICControl 0x211271128#define PathA 0x0 /* Useless */1129#define PathB 0x11130#define PathC 0x21131#define PathD 0x311321133#endif113411351136