Path: blob/master/ALFA-W1F1/RTL8814AU/include/Hal8703BPhyReg.h
1307 views
/******************************************************************************1*2* Copyright(c) 2007 - 2017 Realtek Corporation.3*4* This program is free software; you can redistribute it and/or modify it5* under the terms of version 2 of the GNU General Public License as6* published by the Free Software Foundation.7*8* This program is distributed in the hope that it will be useful, but WITHOUT9* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or10* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for11* more details.12*13*****************************************************************************/14#ifndef __INC_HAL8703BPHYREG_H__15#define __INC_HAL8703BPHYREG_H__1617#define rSYM_WLBT_PAPE_SEL 0x6418/*19* BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF20* 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF21* 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE0022* 3. RF register 0x00-2E23* 4. Bit Mask for BB/RF register24* 5. Other defintion for BB/RF R/W25* */262728/*29* 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF30* 1. Page1(0x100)31* */32#define rPMAC_Reset 0x10033#define rPMAC_TxStart 0x10434#define rPMAC_TxLegacySIG 0x10835#define rPMAC_TxHTSIG1 0x10c36#define rPMAC_TxHTSIG2 0x11037#define rPMAC_PHYDebug 0x11438#define rPMAC_TxPacketNum 0x11839#define rPMAC_TxIdle 0x11c40#define rPMAC_TxMACHeader0 0x12041#define rPMAC_TxMACHeader1 0x12442#define rPMAC_TxMACHeader2 0x12843#define rPMAC_TxMACHeader3 0x12c44#define rPMAC_TxMACHeader4 0x13045#define rPMAC_TxMACHeader5 0x13446#define rPMAC_TxDataType 0x13847#define rPMAC_TxRandomSeed 0x13c48#define rPMAC_CCKPLCPPreamble 0x14049#define rPMAC_CCKPLCPHeader 0x14450#define rPMAC_CCKCRC16 0x14851#define rPMAC_OFDMRxCRC32OK 0x17052#define rPMAC_OFDMRxCRC32Er 0x17453#define rPMAC_OFDMRxParityEr 0x17854#define rPMAC_OFDMRxCRC8Er 0x17c55#define rPMAC_CCKCRxRC16Er 0x18056#define rPMAC_CCKCRxRC32Er 0x18457#define rPMAC_CCKCRxRC32OK 0x18858#define rPMAC_TxStatus 0x18c5960/*61* 2. Page2(0x200)62*63* The following two definition are only used for USB interface. */64#define RF_BB_CMD_ADDR 0x02c0 /* RF/BB read/write command address. */65#define RF_BB_CMD_DATA 0x02c4 /* RF/BB read/write command data. */6667/*68* 3. Page8(0x800)69* */70#define rFPGA0_RFMOD 0x800 /* RF mode & CCK TxSC */ /* RF BW Setting?? */7172#define rFPGA0_TxInfo 0x804 /* Status report?? */73#define rFPGA0_PSDFunction 0x8087475#define rFPGA0_TxGainStage 0x80c /* Set TX PWR init gain? */7677#define rFPGA0_RFTiming1 0x810 /* Useless now */78#define rFPGA0_RFTiming2 0x8147980#define rFPGA0_XA_HSSIParameter1 0x820 /* RF 3 wire register */81#define rFPGA0_XA_HSSIParameter2 0x82482#define rFPGA0_XB_HSSIParameter1 0x82883#define rFPGA0_XB_HSSIParameter2 0x82c84#define rTxAGC_B_Rate18_06 0x83085#define rTxAGC_B_Rate54_24 0x83486#define rTxAGC_B_CCK1_55_Mcs32 0x83887#define rTxAGC_B_Mcs03_Mcs00 0x83c8889#define rTxAGC_B_Mcs07_Mcs04 0x84890#define rTxAGC_B_Mcs11_Mcs08 0x84c9192#define rFPGA0_XA_LSSIParameter 0x84093#define rFPGA0_XB_LSSIParameter 0x8449495#define rFPGA0_RFWakeUpParameter 0x850 /* Useless now */96#define rFPGA0_RFSleepUpParameter 0x8549798#define rFPGA0_XAB_SwitchControl 0x858 /* RF Channel switch */99#define rFPGA0_XCD_SwitchControl 0x85c100101#define rFPGA0_XA_RFInterfaceOE 0x860 /* RF Channel switch */102#define rFPGA0_XB_RFInterfaceOE 0x864103104#define rTxAGC_B_Mcs15_Mcs12 0x868105#define rTxAGC_B_CCK11_A_CCK2_11 0x86c106107#define rFPGA0_XAB_RFInterfaceSW 0x870 /* RF Interface Software Control */108#define rFPGA0_XCD_RFInterfaceSW 0x874109110#define rFPGA0_XAB_RFParameter 0x878 /* RF Parameter */111#define rFPGA0_XCD_RFParameter 0x87c112113#define rFPGA0_AnalogParameter1 0x880 /* Crystal cap setting RF-R/W protection for parameter4?? */114#define rFPGA0_AnalogParameter2 0x884115#define rFPGA0_AnalogParameter3 0x888 /* Useless now */116#define rFPGA0_AnalogParameter4 0x88c117118#define rFPGA0_XA_LSSIReadBack 0x8a0 /* Tranceiver LSSI Readback */119#define rFPGA0_XB_LSSIReadBack 0x8a4120#define rFPGA0_XC_LSSIReadBack 0x8a8121#define rFPGA0_XD_LSSIReadBack 0x8ac122123#define rFPGA0_PSDReport 0x8b4 /* Useless now */124#define TransceiverA_HSPI_Readback 0x8b8 /* Transceiver A HSPI Readback */125#define TransceiverB_HSPI_Readback 0x8bc /* Transceiver B HSPI Readback */126#define rFPGA0_XAB_RFInterfaceRB 0x8e0 /* Useless now */ /* RF Interface Readback Value */127#define rFPGA0_XCD_RFInterfaceRB 0x8e4 /* Useless now */128129/*130* 4. Page9(0x900)131* */132#define rFPGA1_RFMOD 0x900 /* RF mode & OFDM TxSC */ /* RF BW Setting?? */133#define rFPGA1_TxBlock 0x904 /* Useless now */134#define rFPGA1_DebugSelect 0x908 /* Useless now */135#define rFPGA1_TxInfo 0x90c /* Useless now */ /* Status report?? */136#define rDPDT_control 0x92c137#define rfe_ctrl_anta_src 0x930138#define rS0S1_PathSwitch 0x948139#define rBBrx_DFIR 0x954140141/*142* 5. PageA(0xA00)143*144* Set Control channel to upper or lower. These settings are required only for 40MHz */145#define rCCK0_System 0xa00146147#define rCCK0_AFESetting 0xa04 /* Disable init gain now */ /* Select RX path by RSSI */148#define rCCK0_CCA 0xa08 /* Disable init gain now */ /* Init gain */149150#define rCCK0_RxAGC1 0xa0c /* AGC default value, saturation level */ /* Antenna Diversity, RX AGC, LNA Threshold, RX LNA Threshold useless now. Not the same as 90 series */151#define rCCK0_RxAGC2 0xa10 /* AGC & DAGC */152153#define rCCK0_RxHP 0xa14154155#define rCCK0_DSPParameter1 0xa18 /* Timing recovery & Channel estimation threshold */156#define rCCK0_DSPParameter2 0xa1c /* SQ threshold */157158#define rCCK0_TxFilter1 0xa20159#define rCCK0_TxFilter2 0xa24160#define rCCK0_DebugPort 0xa28 /* debug port and Tx filter3 */161#define rCCK0_FalseAlarmReport 0xa2c /* 0xa2d useless now 0xa30-a4f channel report */162#define rCCK0_TRSSIReport 0xa50163#define rCCK0_RxReport 0xa54 /* 0xa57 */164#define rCCK0_FACounterLower 0xa5c /* 0xa5b */165#define rCCK0_FACounterUpper 0xa58 /* 0xa5c */166167/*168* PageB(0xB00)169* */170#define rPdp_AntA 0xb00171#define rPdp_AntA_4 0xb04172#define rPdp_AntA_8 0xb08173#define rPdp_AntA_C 0xb0c174#define rPdp_AntA_10 0xb10175#define rPdp_AntA_14 0xb14176#define rPdp_AntA_18 0xb18177#define rPdp_AntA_1C 0xb1c178#define rPdp_AntA_20 0xb20179#define rPdp_AntA_24 0xb24180181#define rConfig_Pmpd_AntA 0xb28182#define rConfig_ram64x16 0xb2c183184#define rBndA 0xb30185#define rHssiPar 0xb34186187#define rConfig_AntA 0xb68188#define rConfig_AntB 0xb6c189190#define rPdp_AntB 0xb70191#define rPdp_AntB_4 0xb74192#define rPdp_AntB_8 0xb78193#define rPdp_AntB_C 0xb7c194#define rPdp_AntB_10 0xb80195#define rPdp_AntB_14 0xb84196#define rPdp_AntB_18 0xb88197#define rPdp_AntB_1C 0xb8c198#define rPdp_AntB_20 0xb90199#define rPdp_AntB_24 0xb94200201#define rConfig_Pmpd_AntB 0xb98202203#define rBndB 0xba0204205#define rAPK 0xbd8206#define rPm_Rx0_AntA 0xbdc207#define rPm_Rx1_AntA 0xbe0208#define rPm_Rx2_AntA 0xbe4209#define rPm_Rx3_AntA 0xbe8210#define rPm_Rx0_AntB 0xbec211#define rPm_Rx1_AntB 0xbf0212#define rPm_Rx2_AntB 0xbf4213#define rPm_Rx3_AntB 0xbf8214/*215* 6. PageC(0xC00)216* */217#define rOFDM0_LSTF 0xc00218219#define rOFDM0_TRxPathEnable 0xc04220#define rOFDM0_TRMuxPar 0xc08221#define rOFDM0_TRSWIsolation 0xc0c222223#define rOFDM0_XARxAFE 0xc10 /* RxIQ DC offset, Rx digital filter, DC notch filter */224#define rOFDM0_XARxIQImbalance 0xc14 /* RxIQ imblance matrix */225#define rOFDM0_XBRxAFE 0xc18226#define rOFDM0_XBRxIQImbalance 0xc1c227#define rOFDM0_XCRxAFE 0xc20228#define rOFDM0_XCRxIQImbalance 0xc24229#define rOFDM0_XDRxAFE 0xc28230#define rOFDM0_XDRxIQImbalance 0xc2c231232#define rOFDM0_RxDetector1 0xc30 /* PD, BW & SBD */ /* DM tune init gain */233#define rOFDM0_RxDetector2 0xc34 /* SBD & Fame Sync. */234#define rOFDM0_RxDetector3 0xc38 /* Frame Sync. */235#define rOFDM0_RxDetector4 0xc3c /* PD, SBD, Frame Sync & Short-GI */236237#define rOFDM0_RxDSP 0xc40 /* Rx Sync Path */238#define rOFDM0_CFOandDAGC 0xc44 /* CFO & DAGC */239#define rOFDM0_CCADropThreshold 0xc48 /* CCA Drop threshold */240#define rOFDM0_ECCAThreshold 0xc4c /* energy CCA */241242#define rOFDM0_XAAGCCore1 0xc50 /* DIG */243#define rOFDM0_XAAGCCore2 0xc54244#define rOFDM0_XBAGCCore1 0xc58245#define rOFDM0_XBAGCCore2 0xc5c246#define rOFDM0_XCAGCCore1 0xc60247#define rOFDM0_XCAGCCore2 0xc64248#define rOFDM0_XDAGCCore1 0xc68249#define rOFDM0_XDAGCCore2 0xc6c250251#define rOFDM0_AGCParameter1 0xc70252#define rOFDM0_AGCParameter2 0xc74253#define rOFDM0_AGCRSSITable 0xc78254#define rOFDM0_HTSTFAGC 0xc7c255256#define rOFDM0_XATxIQImbalance 0xc80 /* TX PWR TRACK and DIG */257#define rOFDM0_XATxAFE 0xc84258#define rOFDM0_XBTxIQImbalance 0xc88259#define rOFDM0_XBTxAFE 0xc8c260#define rOFDM0_XCTxIQImbalance 0xc90261#define rOFDM0_XCTxAFE 0xc94262#define rOFDM0_XDTxIQImbalance 0xc98263#define rOFDM0_XDTxAFE 0xc9c264265#define rOFDM0_RxIQExtAnta 0xca0266#define rOFDM0_TxCoeff1 0xca4267#define rOFDM0_TxCoeff2 0xca8268#define rOFDM0_TxCoeff3 0xcac269#define rOFDM0_TxCoeff4 0xcb0270#define rOFDM0_TxCoeff5 0xcb4271#define rOFDM0_TxCoeff6 0xcb8272#define rOFDM0_RxHPParameter 0xce0273#define rOFDM0_TxPseudoNoiseWgt 0xce4274#define rOFDM0_FrameSync 0xcf0275#define rOFDM0_DFSReport 0xcf4276277/*278* 7. PageD(0xD00)279* */280#define rOFDM1_LSTF 0xd00281#define rOFDM1_TRxPathEnable 0xd04282283#define rOFDM1_CFO 0xd08 /* No setting now */284#define rOFDM1_CSI1 0xd10285#define rOFDM1_SBD 0xd14286#define rOFDM1_CSI2 0xd18287#define rOFDM1_CFOTracking 0xd2c288#define rOFDM1_TRxMesaure1 0xd34289#define rOFDM1_IntfDet 0xd3c290#define rOFDM1_PseudoNoiseStateAB 0xd50291#define rOFDM1_PseudoNoiseStateCD 0xd54292#define rOFDM1_RxPseudoNoiseWgt 0xd58293294#define rOFDM_PHYCounter1 0xda0 /* cca, parity fail */295#define rOFDM_PHYCounter2 0xda4 /* rate illegal, crc8 fail */296#define rOFDM_PHYCounter3 0xda8 /* MCS not support */297298#define rOFDM_ShortCFOAB 0xdac /* No setting now */299#define rOFDM_ShortCFOCD 0xdb0300#define rOFDM_LongCFOAB 0xdb4301#define rOFDM_LongCFOCD 0xdb8302#define rOFDM_TailCFOAB 0xdbc303#define rOFDM_TailCFOCD 0xdc0304#define rOFDM_PWMeasure1 0xdc4305#define rOFDM_PWMeasure2 0xdc8306#define rOFDM_BWReport 0xdcc307#define rOFDM_AGCReport 0xdd0308#define rOFDM_RxSNR 0xdd4309#define rOFDM_RxEVMCSI 0xdd8310#define rOFDM_SIGReport 0xddc311312313/*314* 8. PageE(0xE00)315* */316#define rTxAGC_A_Rate18_06 0xe00317#define rTxAGC_A_Rate54_24 0xe04318#define rTxAGC_A_CCK1_Mcs32 0xe08319#define rTxAGC_A_Mcs03_Mcs00 0xe10320#define rTxAGC_A_Mcs07_Mcs04 0xe14321#define rTxAGC_A_Mcs11_Mcs08 0xe18322#define rTxAGC_A_Mcs15_Mcs12 0xe1c323324#define rFPGA0_IQK 0xe28325#define rTx_IQK_Tone_A 0xe30326#define rRx_IQK_Tone_A 0xe34327#define rTx_IQK_PI_A 0xe38328#define rRx_IQK_PI_A 0xe3c329330#define rTx_IQK 0xe40331#define rRx_IQK 0xe44332#define rIQK_AGC_Pts 0xe48333#define rIQK_AGC_Rsp 0xe4c334#define rTx_IQK_Tone_B 0xe50335#define rRx_IQK_Tone_B 0xe54336#define rTx_IQK_PI_B 0xe58337#define rRx_IQK_PI_B 0xe5c338#define rIQK_AGC_Cont 0xe60339340#define rBlue_Tooth 0xe6c341#define rRx_Wait_CCA 0xe70342#define rTx_CCK_RFON 0xe74343#define rTx_CCK_BBON 0xe78344#define rTx_OFDM_RFON 0xe7c345#define rTx_OFDM_BBON 0xe80346#define rTx_To_Rx 0xe84347#define rTx_To_Tx 0xe88348#define rRx_CCK 0xe8c349350#define rTx_Power_Before_IQK_A 0xe94351#define rTx_Power_After_IQK_A 0xe9c352353#define rRx_Power_Before_IQK_A 0xea0354#define rRx_Power_Before_IQK_A_2 0xea4355#define rRx_Power_After_IQK_A 0xea8356#define rRx_Power_After_IQK_A_2 0xeac357358#define rTx_Power_Before_IQK_B 0xeb4359#define rTx_Power_After_IQK_B 0xebc360361#define rRx_Power_Before_IQK_B 0xec0362#define rRx_Power_Before_IQK_B_2 0xec4363#define rRx_Power_After_IQK_B 0xec8364#define rRx_Power_After_IQK_B_2 0xecc365366#define rRx_OFDM 0xed0367#define rRx_Wait_RIFS 0xed4368#define rRx_TO_Rx 0xed8369#define rStandby 0xedc370#define rSleep 0xee0371#define rPMPD_ANAEN 0xeec372373/*374* 7. RF Register 0x00-0x2E (RF 8256)375* RF-0222D 0x00-3F376*377* Zebra1 */378#define rZebra1_HSSIEnable 0x0 /* Useless now */379#define rZebra1_TRxEnable1 0x1380#define rZebra1_TRxEnable2 0x2381#define rZebra1_AGC 0x4382#define rZebra1_ChargePump 0x5383#define rZebra1_Channel 0x7 /* RF channel switch */384385/* #endif */386#define rZebra1_TxGain 0x8 /* Useless now */387#define rZebra1_TxLPF 0x9388#define rZebra1_RxLPF 0xb389#define rZebra1_RxHPFCorner 0xc390391/* Zebra4 */392#define rGlobalCtrl 0 /* Useless now */393#define rRTL8256_TxLPF 19394#define rRTL8256_RxLPF 11395396/* RTL8258 */397#define rRTL8258_TxLPF 0x11 /* Useless now */398#define rRTL8258_RxLPF 0x13399#define rRTL8258_RSSILPF 0xa400401/*402* RL6052 Register definition403* */404#define RF_AC 0x00 /* */405406#define RF_IQADJ_G1 0x01 /* */407#define RF_IQADJ_G2 0x02 /* */408#define RF_BS_PA_APSET_G1_G4 0x03409#define RF_BS_PA_APSET_G5_G8 0x04410#define RF_POW_TRSW 0x05 /* */411412#define RF_GAIN_RX 0x06 /* */413#define RF_GAIN_TX 0x07 /* */414415#define RF_TXM_IDAC 0x08 /* */416#define RF_IPA_G 0x09 /* */417#define RF_TXBIAS_G 0x0A418#define RF_TXPA_AG 0x0B419#define RF_IPA_A 0x0C /* */420#define RF_TXBIAS_A 0x0D421#define RF_BS_PA_APSET_G9_G11 0x0E422#define RF_BS_IQGEN 0x0F /* */423424#define RF_MODE1 0x10 /* */425#define RF_MODE2 0x11 /* */426427#define RF_RX_AGC_HP 0x12 /* */428#define RF_TX_AGC 0x13 /* */429#define RF_BIAS 0x14 /* */430#define RF_IPA 0x15 /* */431#define RF_TXBIAS 0x16432#define RF_POW_ABILITY 0x17 /* */433#define RF_MODE_AG 0x18 /* */434#define rRfChannel 0x18 /* RF channel and BW switch */435#define RF_CHNLBW 0x18 /* RF channel and BW switch */436#define RF_TOP 0x19 /* */437438#define RF_RX_G1 0x1A /* */439#define RF_RX_G2 0x1B /* */440441#define RF_RX_BB2 0x1C /* */442#define RF_RX_BB1 0x1D /* */443444#define RF_RCK1 0x1E /* */445#define RF_RCK2 0x1F /* */446447#define RF_TX_G1 0x20 /* */448#define RF_TX_G2 0x21 /* */449#define RF_TX_G3 0x22 /* */450451#define RF_TX_BB1 0x23 /* */452453#define RF_T_METER 0x24 /* */454455#define RF_SYN_G1 0x25 /* RF TX Power control */456#define RF_SYN_G2 0x26 /* RF TX Power control */457#define RF_SYN_G3 0x27 /* RF TX Power control */458#define RF_SYN_G4 0x28 /* RF TX Power control */459#define RF_SYN_G5 0x29 /* RF TX Power control */460#define RF_SYN_G6 0x2A /* RF TX Power control */461#define RF_SYN_G7 0x2B /* RF TX Power control */462#define RF_SYN_G8 0x2C /* RF TX Power control */463464#define RF_RCK_OS 0x30 /* RF TX PA control */465466#define RF_TXPA_G1 0x31 /* RF TX PA control */467#define RF_TXPA_G2 0x32 /* RF TX PA control */468#define RF_TXPA_G3 0x33 /* RF TX PA control */469#define RF_TX_BIAS_A 0x35470#define RF_TX_BIAS_D 0x36471#define RF_LOBF_9 0x38472#define RF_RXRF_A3 0x3C /* */473#define RF_TRSW 0x3F474475#define RF_TXRF_A2 0x41476#define RF_TXPA_G4 0x46477#define RF_TXPA_A4 0x4B478#define RF_0x52 0x52479#define RF_WE_LUT 0xEF480#define RF_S0S1 0xB0481482/*483* Bit Mask484*485* 1. Page1(0x100) */486#define bBBResetB 0x100 /* Useless now? */487#define bGlobalResetB 0x200488#define bOFDMTxStart 0x4489#define bCCKTxStart 0x8490#define bCRC32Debug 0x100491#define bPMACLoopback 0x10492#define bTxLSIG 0xffffff493#define bOFDMTxRate 0xf494#define bOFDMTxReserved 0x10495#define bOFDMTxLength 0x1ffe0496#define bOFDMTxParity 0x20000497#define bTxHTSIG1 0xffffff498#define bTxHTMCSRate 0x7f499#define bTxHTBW 0x80500#define bTxHTLength 0xffff00501#define bTxHTSIG2 0xffffff502#define bTxHTSmoothing 0x1503#define bTxHTSounding 0x2504#define bTxHTReserved 0x4505#define bTxHTAggreation 0x8506#define bTxHTSTBC 0x30507#define bTxHTAdvanceCoding 0x40508#define bTxHTShortGI 0x80509#define bTxHTNumberHT_LTF 0x300510#define bTxHTCRC8 0x3fc00511#define bCounterReset 0x10000512#define bNumOfOFDMTx 0xffff513#define bNumOfCCKTx 0xffff0000514#define bTxIdleInterval 0xffff515#define bOFDMService 0xffff0000516#define bTxMACHeader 0xffffffff517#define bTxDataInit 0xff518#define bTxHTMode 0x100519#define bTxDataType 0x30000520#define bTxRandomSeed 0xffffffff521#define bCCKTxPreamble 0x1522#define bCCKTxSFD 0xffff0000523#define bCCKTxSIG 0xff524#define bCCKTxService 0xff00525#define bCCKLengthExt 0x8000526#define bCCKTxLength 0xffff0000527#define bCCKTxCRC16 0xffff528#define bCCKTxStatus 0x1529#define bOFDMTxStatus 0x2530531#define IS_BB_REG_OFFSET_92S(_Offset) ((_Offset >= 0x800) && (_Offset <= 0xfff))532#define RF_TX_GAIN_OFFSET_8703B(_val) (abs((_val)) | (((_val) > 0) ? BIT5 : 0))533534/* 2. Page8(0x800) */535#define bRFMOD 0x1 /* Reg 0x800 rFPGA0_RFMOD */536#define bJapanMode 0x2537#define bCCKTxSC 0x30538#define bCCKEn 0x1000000539#define bOFDMEn 0x2000000540541#define bOFDMRxADCPhase 0x10000 /* Useless now */542#define bOFDMTxDACPhase 0x40000543#define bXATxAGC 0x3f544545#define bAntennaSelect 0x0300546547#define bXBTxAGC 0xf00 /* Reg 80c rFPGA0_TxGainStage */548#define bXCTxAGC 0xf000549#define bXDTxAGC 0xf0000550551#define bPAStart 0xf0000000 /* Useless now */552#define bTRStart 0x00f00000553#define bRFStart 0x0000f000554#define bBBStart 0x000000f0555#define bBBCCKStart 0x0000000f556#define bPAEnd 0xf /* Reg0x814 */557#define bTREnd 0x0f000000558#define bRFEnd 0x000f0000559#define bCCAMask 0x000000f0 /* T2R */560#define bR2RCCAMask 0x00000f00561#define bHSSI_R2TDelay 0xf8000000562#define bHSSI_T2RDelay 0xf80000563#define bContTxHSSI 0x400 /* chane gain at continue Tx */564#define bIGFromCCK 0x200565#define bAGCAddress 0x3f566#define bRxHPTx 0x7000567#define bRxHPT2R 0x38000568#define bRxHPCCKIni 0xc0000569#define bAGCTxCode 0xc00000570#define bAGCRxCode 0x300000571572#define b3WireDataLength 0x800 /* Reg 0x820~84f rFPGA0_XA_HSSIParameter1 */573#define b3WireAddressLength 0x400574575#define b3WireRFPowerDown 0x1 /* Useless now576* #define bHWSISelect 0x8 */577#define b5GPAPEPolarity 0x40000000578#define b2GPAPEPolarity 0x80000000579#define bRFSW_TxDefaultAnt 0x3580#define bRFSW_TxOptionAnt 0x30581#define bRFSW_RxDefaultAnt 0x300582#define bRFSW_RxOptionAnt 0x3000583#define bRFSI_3WireData 0x1584#define bRFSI_3WireClock 0x2585#define bRFSI_3WireLoad 0x4586#define bRFSI_3WireRW 0x8587#define bRFSI_3Wire 0xf588589#define bRFSI_RFENV 0x10 /* Reg 0x870 rFPGA0_XAB_RFInterfaceSW */590591#define bRFSI_TRSW 0x20 /* Useless now */592#define bRFSI_TRSWB 0x40593#define bRFSI_ANTSW 0x100594#define bRFSI_ANTSWB 0x200595#define bRFSI_PAPE 0x400596#define bRFSI_PAPE5G 0x800597#define bBandSelect 0x1598#define bHTSIG2_GI 0x80599#define bHTSIG2_Smoothing 0x01600#define bHTSIG2_Sounding 0x02601#define bHTSIG2_Aggreaton 0x08602#define bHTSIG2_STBC 0x30603#define bHTSIG2_AdvCoding 0x40604#define bHTSIG2_NumOfHTLTF 0x300605#define bHTSIG2_CRC8 0x3fc606#define bHTSIG1_MCS 0x7f607#define bHTSIG1_BandWidth 0x80608#define bHTSIG1_HTLength 0xffff609#define bLSIG_Rate 0xf610#define bLSIG_Reserved 0x10611#define bLSIG_Length 0x1fffe612#define bLSIG_Parity 0x20613#define bCCKRxPhase 0x4614615#define bLSSIReadAddress 0x7f800000 /* T65 RF */616617#define bLSSIReadEdge 0x80000000 /* LSSI "Read" edge signal */618619#define bLSSIReadBackData 0xfffff /* T65 RF */620621#define bLSSIReadOKFlag 0x1000 /* Useless now */622#define bCCKSampleRate 0x8 /* 0: 44MHz, 1:88MHz */623#define bRegulator0Standby 0x1624#define bRegulatorPLLStandby 0x2625#define bRegulator1Standby 0x4626#define bPLLPowerUp 0x8627#define bDPLLPowerUp 0x10628#define bDA10PowerUp 0x20629#define bAD7PowerUp 0x200630#define bDA6PowerUp 0x2000631#define bXtalPowerUp 0x4000632#define b40MDClkPowerUP 0x8000633#define bDA6DebugMode 0x20000634#define bDA6Swing 0x380000635636#define bADClkPhase 0x4000000 /* Reg 0x880 rFPGA0_AnalogParameter1 20/40 CCK support switch 40/80 BB MHZ */637638#define b80MClkDelay 0x18000000 /* Useless */639#define bAFEWatchDogEnable 0x20000000640641#define bXtalCap01 0xc0000000 /* Reg 0x884 rFPGA0_AnalogParameter2 Crystal cap */642#define bXtalCap23 0x3643#define bXtalCap92x 0x0f000000644#define bXtalCap 0x0f000000645646#define bIntDifClkEnable 0x400 /* Useless */647#define bExtSigClkEnable 0x800648#define bBandgapMbiasPowerUp 0x10000649#define bAD11SHGain 0xc0000650#define bAD11InputRange 0x700000651#define bAD11OPCurrent 0x3800000652#define bIPathLoopback 0x4000000653#define bQPathLoopback 0x8000000654#define bAFELoopback 0x10000000655#define bDA10Swing 0x7e0656#define bDA10Reverse 0x800657#define bDAClkSource 0x1000658#define bAD7InputRange 0x6000659#define bAD7Gain 0x38000660#define bAD7OutputCMMode 0x40000661#define bAD7InputCMMode 0x380000662#define bAD7Current 0xc00000663#define bRegulatorAdjust 0x7000000664#define bAD11PowerUpAtTx 0x1665#define bDA10PSAtTx 0x10666#define bAD11PowerUpAtRx 0x100667#define bDA10PSAtRx 0x1000668#define bCCKRxAGCFormat 0x200669#define bPSDFFTSamplepPoint 0xc000670#define bPSDAverageNum 0x3000671#define bIQPathControl 0xc00672#define bPSDFreq 0x3ff673#define bPSDAntennaPath 0x30674#define bPSDIQSwitch 0x40675#define bPSDRxTrigger 0x400000676#define bPSDTxTrigger 0x80000000677#define bPSDSineToneScale 0x7f000000678#define bPSDReport 0xffff679680/* 3. Page9(0x900) */681#define bOFDMTxSC 0x30000000 /* Useless */682#define bCCKTxOn 0x1683#define bOFDMTxOn 0x2684#define bDebugPage 0xfff /* reset debug page and also HWord, LWord */685#define bDebugItem 0xff /* reset debug page and LWord */686#define bAntL 0x10687#define bAntNonHT 0x100688#define bAntHT1 0x1000689#define bAntHT2 0x10000690#define bAntHT1S1 0x100000691#define bAntNonHTS1 0x1000000692693/* 4. PageA(0xA00) */694#define bCCKBBMode 0x3 /* Useless */695#define bCCKTxPowerSaving 0x80696#define bCCKRxPowerSaving 0x40697698#define bCCKSideBand 0x10 /* Reg 0xa00 rCCK0_System 20/40 switch */699700#define bCCKScramble 0x8 /* Useless */701#define bCCKAntDiversity 0x8000702#define bCCKCarrierRecovery 0x4000703#define bCCKTxRate 0x3000704#define bCCKDCCancel 0x0800705#define bCCKISICancel 0x0400706#define bCCKMatchFilter 0x0200707#define bCCKEqualizer 0x0100708#define bCCKPreambleDetect 0x800000709#define bCCKFastFalseCCA 0x400000710#define bCCKChEstStart 0x300000711#define bCCKCCACount 0x080000712#define bCCKcs_lim 0x070000713#define bCCKBistMode 0x80000000714#define bCCKCCAMask 0x40000000715#define bCCKTxDACPhase 0x4716#define bCCKRxADCPhase 0x20000000 /* r_rx_clk */717#define bCCKr_cp_mode0 0x0100718#define bCCKTxDCOffset 0xf0719#define bCCKRxDCOffset 0xf720#define bCCKCCAMode 0xc000721#define bCCKFalseCS_lim 0x3f00722#define bCCKCS_ratio 0xc00000723#define bCCKCorgBit_sel 0x300000724#define bCCKPD_lim 0x0f0000725#define bCCKNewCCA 0x80000000726#define bCCKRxHPofIG 0x8000727#define bCCKRxIG 0x7f00728#define bCCKLNAPolarity 0x800000729#define bCCKRx1stGain 0x7f0000730#define bCCKRFExtend 0x20000000 /* CCK Rx Iinital gain polarity */731#define bCCKRxAGCSatLevel 0x1f000000732#define bCCKRxAGCSatCount 0xe0733#define bCCKRxRFSettle 0x1f /* AGCsamp_dly */734#define bCCKFixedRxAGC 0x8000735/* #define bCCKRxAGCFormat 0x4000 */ /* remove to HSSI register 0x824 */736#define bCCKAntennaPolarity 0x2000737#define bCCKTxFilterType 0x0c00738#define bCCKRxAGCReportType 0x0300739#define bCCKRxDAGCEn 0x80000000740#define bCCKRxDAGCPeriod 0x20000000741#define bCCKRxDAGCSatLevel 0x1f000000742#define bCCKTimingRecovery 0x800000743#define bCCKTxC0 0x3f0000744#define bCCKTxC1 0x3f000000745#define bCCKTxC2 0x3f746#define bCCKTxC3 0x3f00747#define bCCKTxC4 0x3f0000748#define bCCKTxC5 0x3f000000749#define bCCKTxC6 0x3f750#define bCCKTxC7 0x3f00751#define bCCKDebugPort 0xff0000752#define bCCKDACDebug 0x0f000000753#define bCCKFalseAlarmEnable 0x8000754#define bCCKFalseAlarmRead 0x4000755#define bCCKTRSSI 0x7f756#define bCCKRxAGCReport 0xfe757#define bCCKRxReport_AntSel 0x80000000758#define bCCKRxReport_MFOff 0x40000000759#define bCCKRxRxReport_SQLoss 0x20000000760#define bCCKRxReport_Pktloss 0x10000000761#define bCCKRxReport_Lockedbit 0x08000000762#define bCCKRxReport_RateError 0x04000000763#define bCCKRxReport_RxRate 0x03000000764#define bCCKRxFACounterLower 0xff765#define bCCKRxFACounterUpper 0xff000000766#define bCCKRxHPAGCStart 0xe000767#define bCCKRxHPAGCFinal 0x1c00768#define bCCKRxFalseAlarmEnable 0x8000769#define bCCKFACounterFreeze 0x4000770#define bCCKTxPathSel 0x10000000771#define bCCKDefaultRxPath 0xc000000772#define bCCKOptionRxPath 0x3000000773774/* 5. PageC(0xC00) */775#define bNumOfSTF 0x3 /* Useless */776#define bShift_L 0xc0777#define bGI_TH 0xc778#define bRxPathA 0x1779#define bRxPathB 0x2780#define bRxPathC 0x4781#define bRxPathD 0x8782#define bTxPathA 0x1783#define bTxPathB 0x2784#define bTxPathC 0x4785#define bTxPathD 0x8786#define bTRSSIFreq 0x200787#define bADCBackoff 0x3000788#define bDFIRBackoff 0xc000789#define bTRSSILatchPhase 0x10000790#define bRxIDCOffset 0xff791#define bRxQDCOffset 0xff00792#define bRxDFIRMode 0x1800000793#define bRxDCNFType 0xe000000794#define bRXIQImb_A 0x3ff795#define bRXIQImb_B 0xfc00796#define bRXIQImb_C 0x3f0000797#define bRXIQImb_D 0xffc00000798#define bDC_dc_Notch 0x60000799#define bRxNBINotch 0x1f000000800#define bPD_TH 0xf801#define bPD_TH_Opt2 0xc000802#define bPWED_TH 0x700803#define bIfMF_Win_L 0x800804#define bPD_Option 0x1000805#define bMF_Win_L 0xe000806#define bBW_Search_L 0x30000807#define bwin_enh_L 0xc0000808#define bBW_TH 0x700000809#define bED_TH2 0x3800000810#define bBW_option 0x4000000811#define bRatio_TH 0x18000000812#define bWindow_L 0xe0000000813#define bSBD_Option 0x1814#define bFrame_TH 0x1c815#define bFS_Option 0x60816#define bDC_Slope_check 0x80817#define bFGuard_Counter_DC_L 0xe00818#define bFrame_Weight_Short 0x7000819#define bSub_Tune 0xe00000820#define bFrame_DC_Length 0xe000000821#define bSBD_start_offset 0x30000000822#define bFrame_TH_2 0x7823#define bFrame_GI2_TH 0x38824#define bGI2_Sync_en 0x40825#define bSarch_Short_Early 0x300826#define bSarch_Short_Late 0xc00827#define bSarch_GI2_Late 0x70000828#define bCFOAntSum 0x1829#define bCFOAcc 0x2830#define bCFOStartOffset 0xc831#define bCFOLookBack 0x70832#define bCFOSumWeight 0x80833#define bDAGCEnable 0x10000834#define bTXIQImb_A 0x3ff835#define bTXIQImb_B 0xfc00836#define bTXIQImb_C 0x3f0000837#define bTXIQImb_D 0xffc00000838#define bTxIDCOffset 0xff839#define bTxQDCOffset 0xff00840#define bTxDFIRMode 0x10000841#define bTxPesudoNoiseOn 0x4000000842#define bTxPesudoNoise_A 0xff843#define bTxPesudoNoise_B 0xff00844#define bTxPesudoNoise_C 0xff0000845#define bTxPesudoNoise_D 0xff000000846#define bCCADropOption 0x20000847#define bCCADropThres 0xfff00000848#define bEDCCA_H 0xf849#define bEDCCA_L 0xf0850#define bLambda_ED 0x300851#define bRxInitialGain 0x7f852#define bRxAntDivEn 0x80853#define bRxAGCAddressForLNA 0x7f00854#define bRxHighPowerFlow 0x8000855#define bRxAGCFreezeThres 0xc0000856#define bRxFreezeStep_AGC1 0x300000857#define bRxFreezeStep_AGC2 0xc00000858#define bRxFreezeStep_AGC3 0x3000000859#define bRxFreezeStep_AGC0 0xc000000860#define bRxRssi_Cmp_En 0x10000000861#define bRxQuickAGCEn 0x20000000862#define bRxAGCFreezeThresMode 0x40000000863#define bRxOverFlowCheckType 0x80000000864#define bRxAGCShift 0x7f865#define bTRSW_Tri_Only 0x80866#define bPowerThres 0x300867#define bRxAGCEn 0x1868#define bRxAGCTogetherEn 0x2869#define bRxAGCMin 0x4870#define bRxHP_Ini 0x7871#define bRxHP_TRLNA 0x70872#define bRxHP_RSSI 0x700873#define bRxHP_BBP1 0x7000874#define bRxHP_BBP2 0x70000875#define bRxHP_BBP3 0x700000876#define bRSSI_H 0x7f0000 /* the threshold for high power */877#define bRSSI_Gen 0x7f000000 /* the threshold for ant diversity */878#define bRxSettle_TRSW 0x7879#define bRxSettle_LNA 0x38880#define bRxSettle_RSSI 0x1c0881#define bRxSettle_BBP 0xe00882#define bRxSettle_RxHP 0x7000883#define bRxSettle_AntSW_RSSI 0x38000884#define bRxSettle_AntSW 0xc0000885#define bRxProcessTime_DAGC 0x300000886#define bRxSettle_HSSI 0x400000887#define bRxProcessTime_BBPPW 0x800000888#define bRxAntennaPowerShift 0x3000000889#define bRSSITableSelect 0xc000000890#define bRxHP_Final 0x7000000891#define bRxHTSettle_BBP 0x7892#define bRxHTSettle_HSSI 0x8893#define bRxHTSettle_RxHP 0x70894#define bRxHTSettle_BBPPW 0x80895#define bRxHTSettle_Idle 0x300896#define bRxHTSettle_Reserved 0x1c00897#define bRxHTRxHPEn 0x8000898#define bRxHTAGCFreezeThres 0x30000899#define bRxHTAGCTogetherEn 0x40000900#define bRxHTAGCMin 0x80000901#define bRxHTAGCEn 0x100000902#define bRxHTDAGCEn 0x200000903#define bRxHTRxHP_BBP 0x1c00000904#define bRxHTRxHP_Final 0xe0000000905#define bRxPWRatioTH 0x3906#define bRxPWRatioEn 0x4907#define bRxMFHold 0x3800908#define bRxPD_Delay_TH1 0x38909#define bRxPD_Delay_TH2 0x1c0910#define bRxPD_DC_COUNT_MAX 0x600911/* #define bRxMF_Hold 0x3800 */912#define bRxPD_Delay_TH 0x8000913#define bRxProcess_Delay 0xf0000914#define bRxSearchrange_GI2_Early 0x700000915#define bRxFrame_Guard_Counter_L 0x3800000916#define bRxSGI_Guard_L 0xc000000917#define bRxSGI_Search_L 0x30000000918#define bRxSGI_TH 0xc0000000919#define bDFSCnt0 0xff920#define bDFSCnt1 0xff00921#define bDFSFlag 0xf0000922#define bMFWeightSum 0x300000923#define bMinIdxTH 0x7f000000924#define bDAFormat 0x40000925#define bTxChEmuEnable 0x01000000926#define bTRSWIsolation_A 0x7f927#define bTRSWIsolation_B 0x7f00928#define bTRSWIsolation_C 0x7f0000929#define bTRSWIsolation_D 0x7f000000930#define bExtLNAGain 0x7c00931932/* 6. PageE(0xE00) */933#define bSTBCEn 0x4 /* Useless */934#define bAntennaMapping 0x10935#define bNss 0x20936#define bCFOAntSumD 0x200937#define bPHYCounterReset 0x8000000938#define bCFOReportGet 0x4000000939#define bOFDMContinueTx 0x10000000940#define bOFDMSingleCarrier 0x20000000941#define bOFDMSingleTone 0x40000000942/* #define bRxPath1 0x01 */943/* #define bRxPath2 0x02 */944/* #define bRxPath3 0x04 */945/* #define bRxPath4 0x08 */946/* #define bTxPath1 0x10 */947/* #define bTxPath2 0x20 */948#define bHTDetect 0x100949#define bCFOEn 0x10000950#define bCFOValue 0xfff00000951#define bSigTone_Re 0x3f952#define bSigTone_Im 0x7f00953#define bCounter_CCA 0xffff954#define bCounter_ParityFail 0xffff0000955#define bCounter_RateIllegal 0xffff956#define bCounter_CRC8Fail 0xffff0000957#define bCounter_MCSNoSupport 0xffff958#define bCounter_FastSync 0xffff959#define bShortCFO 0xfff960#define bShortCFOTLength 12 /* total */961#define bShortCFOFLength 11 /* fraction */962#define bLongCFO 0x7ff963#define bLongCFOTLength 11964#define bLongCFOFLength 11965#define bTailCFO 0x1fff966#define bTailCFOTLength 13967#define bTailCFOFLength 12968#define bmax_en_pwdB 0xffff969#define bCC_power_dB 0xffff0000970#define bnoise_pwdB 0xffff971#define bPowerMeasTLength 10972#define bPowerMeasFLength 3973#define bRx_HT_BW 0x1974#define bRxSC 0x6975#define bRx_HT 0x8976#define bNB_intf_det_on 0x1977#define bIntf_win_len_cfg 0x30978#define bNB_Intf_TH_cfg 0x1c0979#define bRFGain 0x3f980#define bTableSel 0x40981#define bTRSW 0x80982#define bRxSNR_A 0xff983#define bRxSNR_B 0xff00984#define bRxSNR_C 0xff0000985#define bRxSNR_D 0xff000000986#define bSNREVMTLength 8987#define bSNREVMFLength 1988#define bCSI1st 0xff989#define bCSI2nd 0xff00990#define bRxEVM1st 0xff0000991#define bRxEVM2nd 0xff000000992#define bSIGEVM 0xff993#define bPWDB 0xff00994#define bSGIEN 0x10000995996#define bSFactorQAM1 0xf /* Useless */997#define bSFactorQAM2 0xf0998#define bSFactorQAM3 0xf00999#define bSFactorQAM4 0xf0001000#define bSFactorQAM5 0xf00001001#define bSFactorQAM6 0xf00001002#define bSFactorQAM7 0xf000001003#define bSFactorQAM8 0xf0000001004#define bSFactorQAM9 0xf00000001005#define bCSIScheme 0x10000010061007#define bNoiseLvlTopSet 0x3 /* Useless */1008#define bChSmooth 0x41009#define bChSmoothCfg1 0x381010#define bChSmoothCfg2 0x1c01011#define bChSmoothCfg3 0xe001012#define bChSmoothCfg4 0x70001013#define bMRCMode 0x8000001014#define bTHEVMCfg 0x700000010151016#define bLoopFitType 0x1 /* Useless */1017#define bUpdCFO 0x401018#define bUpdCFOOffData 0x801019#define bAdvUpdCFO 0x1001020#define bAdvTimeCtrl 0x8001021#define bUpdClko 0x10001022#define bFC 0x60001023#define bTrackingMode 0x80001024#define bPhCmpEnable 0x100001025#define bUpdClkoLTF 0x200001026#define bComChCFO 0x400001027#define bCSIEstiMode 0x800001028#define bAdvUpdEqz 0x1000001029#define bUChCfg 0x70000001030#define bUpdEqz 0x800000010311032/* Rx Pseduo noise */1033#define bRxPesudoNoiseOn 0x20000000 /* Useless */1034#define bRxPesudoNoise_A 0xff1035#define bRxPesudoNoise_B 0xff001036#define bRxPesudoNoise_C 0xff00001037#define bRxPesudoNoise_D 0xff0000001038#define bPesudoNoiseState_A 0xffff1039#define bPesudoNoiseState_B 0xffff00001040#define bPesudoNoiseState_C 0xffff1041#define bPesudoNoiseState_D 0xffff000010421043/* 7. RF Register1044* Zebra1 */1045#define bZebra1_HSSIEnable 0x8 /* Useless */1046#define bZebra1_TRxControl 0xc001047#define bZebra1_TRxGainSetting 0x07f1048#define bZebra1_RxCorner 0xc001049#define bZebra1_TxChargePump 0x381050#define bZebra1_RxChargePump 0x71051#define bZebra1_ChannelNum 0xf801052#define bZebra1_TxLPFBW 0x4001053#define bZebra1_RxLPFBW 0x60010541055/* Zebra4 */1056#define bRTL8256RegModeCtrl1 0x100 /* Useless */1057#define bRTL8256RegModeCtrl0 0x401058#define bRTL8256_TxLPFBW 0x181059#define bRTL8256_RxLPFBW 0x60010601061/* RTL8258 */1062#define bRTL8258_TxLPFBW 0xc /* Useless */1063#define bRTL8258_RxLPFBW 0xc001064#define bRTL8258_RSSILPFBW 0xc0106510661067/*1068* Other Definition1069* */10701071/* byte endable for sb_write */1072#define bByte0 0x1 /* Useless */1073#define bByte1 0x21074#define bByte2 0x41075#define bByte3 0x81076#define bWord0 0x31077#define bWord1 0xc1078#define bDWord 0xf10791080/* for PutRegsetting & GetRegSetting BitMask */1081#define bMaskByte0 0xff /* Reg 0xc50 rOFDM0_XAAGCCore~0xC6f */1082#define bMaskByte1 0xff001083#define bMaskByte2 0xff00001084#define bMaskByte3 0xff0000001085#define bMaskHWord 0xffff00001086#define bMaskLWord 0x0000ffff1087#define bMaskDWord 0xffffffff1088#define bMaskH3Bytes 0xffffff001089#define bMask12Bits 0xfff1090#define bMaskH4Bits 0xf00000001091#define bMaskOFDM_D 0xffc000001092#define bMaskCCK 0x3f3f3f3f109310941095#define bEnable 0x1 /* Useless */1096#define bDisable 0x010971098#define LeftAntenna 0x0 /* Useless */1099#define RightAntenna 0x111001101#define tCheckTxStatus 500 /* 500ms */ /* Useless */1102#define tUpdateRxCounter 100 /* 100ms */11031104#define rateCCK 0 /* Useless */1105#define rateOFDM 11106#define rateHT 211071108/* define Register-End */1109#define bPMAC_End 0x1ff /* Useless */1110#define bFPGAPHY0_End 0x8ff1111#define bFPGAPHY1_End 0x9ff1112#define bCCKPHY0_End 0xaff1113#define bOFDMPHY0_End 0xcff1114#define bOFDMPHY1_End 0xdff11151116/* define max debug item in each debug page1117* #define bMaxItem_FPGA_PHY0 0x91118* #define bMaxItem_FPGA_PHY1 0x31119* #define bMaxItem_PHY_11B 0x161120* #define bMaxItem_OFDM_PHY0 0x291121* #define bMaxItem_OFDM_PHY1 0x0 */11221123#define bPMACControl 0x0 /* Useless */1124#define bWMACControl 0x11125#define bWNICControl 0x211261127#define PathA 0x0 /* Useless */1128#define PathB 0x11129#define PathC 0x21130#define PathD 0x311311132#endif113311341135