Path: blob/master/ALFA-W1F1/RTL8814AU/include/Hal8723BPhyReg.h
1307 views
/******************************************************************************1*2* Copyright(c) 2007 - 2017 Realtek Corporation.3*4* This program is free software; you can redistribute it and/or modify it5* under the terms of version 2 of the GNU General Public License as6* published by the Free Software Foundation.7*8* This program is distributed in the hope that it will be useful, but WITHOUT9* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or10* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for11* more details.12*13*****************************************************************************/14#ifndef __INC_HAL8723BPHYREG_H__15#define __INC_HAL8723BPHYREG_H__1617#define rSYM_WLBT_PAPE_SEL 0x6418/*19* BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF20* 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF21* 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE0022* 3. RF register 0x00-2E23* 4. Bit Mask for BB/RF register24* 5. Other defintion for BB/RF R/W25* */262728/*29* 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF30* 1. Page1(0x100)31* */32#define rPMAC_Reset 0x10033#define rPMAC_TxStart 0x10434#define rPMAC_TxLegacySIG 0x10835#define rPMAC_TxHTSIG1 0x10c36#define rPMAC_TxHTSIG2 0x11037#define rPMAC_PHYDebug 0x11438#define rPMAC_TxPacketNum 0x11839#define rPMAC_TxIdle 0x11c40#define rPMAC_TxMACHeader0 0x12041#define rPMAC_TxMACHeader1 0x12442#define rPMAC_TxMACHeader2 0x12843#define rPMAC_TxMACHeader3 0x12c44#define rPMAC_TxMACHeader4 0x13045#define rPMAC_TxMACHeader5 0x13446#define rPMAC_TxDataType 0x13847#define rPMAC_TxRandomSeed 0x13c48#define rPMAC_CCKPLCPPreamble 0x14049#define rPMAC_CCKPLCPHeader 0x14450#define rPMAC_CCKCRC16 0x14851#define rPMAC_OFDMRxCRC32OK 0x17052#define rPMAC_OFDMRxCRC32Er 0x17453#define rPMAC_OFDMRxParityEr 0x17854#define rPMAC_OFDMRxCRC8Er 0x17c55#define rPMAC_CCKCRxRC16Er 0x18056#define rPMAC_CCKCRxRC32Er 0x18457#define rPMAC_CCKCRxRC32OK 0x18858#define rPMAC_TxStatus 0x18c5960/*61* 2. Page2(0x200)62*63* The following two definition are only used for USB interface. */64#define RF_BB_CMD_ADDR 0x02c0 /* RF/BB read/write command address. */65#define RF_BB_CMD_DATA 0x02c4 /* RF/BB read/write command data. */6667/*68* 3. Page8(0x800)69* */70#define rFPGA0_RFMOD 0x800 /* RF mode & CCK TxSC */ /* RF BW Setting?? */7172#define rFPGA0_TxInfo 0x804 /* Status report?? */73#define rFPGA0_PSDFunction 0x8087475#define rFPGA0_TxGainStage 0x80c /* Set TX PWR init gain? */7677#define rFPGA0_RFTiming1 0x810 /* Useless now */78#define rFPGA0_RFTiming2 0x8147980#define rFPGA0_XA_HSSIParameter1 0x820 /* RF 3 wire register */81#define rFPGA0_XA_HSSIParameter2 0x82482#define rFPGA0_XB_HSSIParameter1 0x82883#define rFPGA0_XB_HSSIParameter2 0x82c84#define rTxAGC_B_Rate18_06 0x83085#define rTxAGC_B_Rate54_24 0x83486#define rTxAGC_B_CCK1_55_Mcs32 0x83887#define rTxAGC_B_Mcs03_Mcs00 0x83c8889#define rTxAGC_B_Mcs07_Mcs04 0x84890#define rTxAGC_B_Mcs11_Mcs08 0x84c9192#define rFPGA0_XA_LSSIParameter 0x84093#define rFPGA0_XB_LSSIParameter 0x8449495#define rFPGA0_RFWakeUpParameter 0x850 /* Useless now */96#define rFPGA0_RFSleepUpParameter 0x8549798#define rFPGA0_XAB_SwitchControl 0x858 /* RF Channel switch */99#define rFPGA0_XCD_SwitchControl 0x85c100101#define rFPGA0_XA_RFInterfaceOE 0x860 /* RF Channel switch */102#define rFPGA0_XB_RFInterfaceOE 0x864103104#define rTxAGC_B_Mcs15_Mcs12 0x868105#define rTxAGC_B_CCK11_A_CCK2_11 0x86c106107#define rFPGA0_XAB_RFInterfaceSW 0x870 /* RF Interface Software Control */108#define rFPGA0_XCD_RFInterfaceSW 0x874109110#define rFPGA0_XAB_RFParameter 0x878 /* RF Parameter */111#define rFPGA0_XCD_RFParameter 0x87c112113#define rFPGA0_AnalogParameter1 0x880 /* Crystal cap setting RF-R/W protection for parameter4?? */114#define rFPGA0_AnalogParameter2 0x884115#define rFPGA0_AnalogParameter3 0x888 /* Useless now */116#define rFPGA0_AnalogParameter4 0x88c117118#define rFPGA0_XA_LSSIReadBack 0x8a0 /* Tranceiver LSSI Readback */119#define rFPGA0_XB_LSSIReadBack 0x8a4120#define rFPGA0_XC_LSSIReadBack 0x8a8121#define rFPGA0_XD_LSSIReadBack 0x8ac122123#define rFPGA0_PSDReport 0x8b4 /* Useless now */124#define TransceiverA_HSPI_Readback 0x8b8 /* Transceiver A HSPI Readback */125#define TransceiverB_HSPI_Readback 0x8bc /* Transceiver B HSPI Readback */126#define rFPGA0_XAB_RFInterfaceRB 0x8e0 /* Useless now */ /* RF Interface Readback Value */127#define rFPGA0_XCD_RFInterfaceRB 0x8e4 /* Useless now */128129/*130* 4. Page9(0x900)131* */132#define rFPGA1_RFMOD 0x900 /* RF mode & OFDM TxSC */ /* RF BW Setting?? */133#define rFPGA1_TxBlock 0x904 /* Useless now */134#define rFPGA1_DebugSelect 0x908 /* Useless now */135#define rFPGA1_TxInfo 0x90c /* Useless now */ /* Status report?? */136#define rDPDT_control 0x92c137#define rfe_ctrl_anta_src 0x930138#define rS0S1_PathSwitch 0x948139140/*141* 5. PageA(0xA00)142*143* Set Control channel to upper or lower. These settings are required only for 40MHz */144#define rCCK0_System 0xa00145146#define rCCK0_AFESetting 0xa04 /* Disable init gain now */ /* Select RX path by RSSI */147#define rCCK0_CCA 0xa08 /* Disable init gain now */ /* Init gain */148149#define rCCK0_RxAGC1 0xa0c /* AGC default value, saturation level */ /* Antenna Diversity, RX AGC, LNA Threshold, RX LNA Threshold useless now. Not the same as 90 series */150#define rCCK0_RxAGC2 0xa10 /* AGC & DAGC */151152#define rCCK0_RxHP 0xa14153154#define rCCK0_DSPParameter1 0xa18 /* Timing recovery & Channel estimation threshold */155#define rCCK0_DSPParameter2 0xa1c /* SQ threshold */156157#define rCCK0_TxFilter1 0xa20158#define rCCK0_TxFilter2 0xa24159#define rCCK0_DebugPort 0xa28 /* debug port and Tx filter3 */160#define rCCK0_FalseAlarmReport 0xa2c /* 0xa2d useless now 0xa30-a4f channel report */161#define rCCK0_TRSSIReport 0xa50162#define rCCK0_RxReport 0xa54 /* 0xa57 */163#define rCCK0_FACounterLower 0xa5c /* 0xa5b */164#define rCCK0_FACounterUpper 0xa58 /* 0xa5c */165166/*167* PageB(0xB00)168* */169#define rPdp_AntA 0xb00170#define rPdp_AntA_4 0xb04171#define rPdp_AntA_8 0xb08172#define rPdp_AntA_C 0xb0c173#define rPdp_AntA_10 0xb10174#define rPdp_AntA_14 0xb14175#define rPdp_AntA_18 0xb18176#define rPdp_AntA_1C 0xb1c177#define rPdp_AntA_20 0xb20178#define rPdp_AntA_24 0xb24179180#define rConfig_Pmpd_AntA 0xb28181#define rConfig_ram64x16 0xb2c182183#define rBndA 0xb30184#define rHssiPar 0xb34185186#define rConfig_AntA 0xb68187#define rConfig_AntB 0xb6c188189#define rPdp_AntB 0xb70190#define rPdp_AntB_4 0xb74191#define rPdp_AntB_8 0xb78192#define rPdp_AntB_C 0xb7c193#define rPdp_AntB_10 0xb80194#define rPdp_AntB_14 0xb84195#define rPdp_AntB_18 0xb88196#define rPdp_AntB_1C 0xb8c197#define rPdp_AntB_20 0xb90198#define rPdp_AntB_24 0xb94199200#define rConfig_Pmpd_AntB 0xb98201202#define rBndB 0xba0203204#define rAPK 0xbd8205#define rPm_Rx0_AntA 0xbdc206#define rPm_Rx1_AntA 0xbe0207#define rPm_Rx2_AntA 0xbe4208#define rPm_Rx3_AntA 0xbe8209#define rPm_Rx0_AntB 0xbec210#define rPm_Rx1_AntB 0xbf0211#define rPm_Rx2_AntB 0xbf4212#define rPm_Rx3_AntB 0xbf8213/*214* 6. PageC(0xC00)215* */216#define rOFDM0_LSTF 0xc00217218#define rOFDM0_TRxPathEnable 0xc04219#define rOFDM0_TRMuxPar 0xc08220#define rOFDM0_TRSWIsolation 0xc0c221222#define rOFDM0_XARxAFE 0xc10 /* RxIQ DC offset, Rx digital filter, DC notch filter */223#define rOFDM0_XARxIQImbalance 0xc14 /* RxIQ imblance matrix */224#define rOFDM0_XBRxAFE 0xc18225#define rOFDM0_XBRxIQImbalance 0xc1c226#define rOFDM0_XCRxAFE 0xc20227#define rOFDM0_XCRxIQImbalance 0xc24228#define rOFDM0_XDRxAFE 0xc28229#define rOFDM0_XDRxIQImbalance 0xc2c230231#define rOFDM0_RxDetector1 0xc30 /* PD, BW & SBD */ /* DM tune init gain */232#define rOFDM0_RxDetector2 0xc34 /* SBD & Fame Sync. */233#define rOFDM0_RxDetector3 0xc38 /* Frame Sync. */234#define rOFDM0_RxDetector4 0xc3c /* PD, SBD, Frame Sync & Short-GI */235236#define rOFDM0_RxDSP 0xc40 /* Rx Sync Path */237#define rOFDM0_CFOandDAGC 0xc44 /* CFO & DAGC */238#define rOFDM0_CCADropThreshold 0xc48 /* CCA Drop threshold */239#define rOFDM0_ECCAThreshold 0xc4c /* energy CCA */240241#define rOFDM0_XAAGCCore1 0xc50 /* DIG */242#define rOFDM0_XAAGCCore2 0xc54243#define rOFDM0_XBAGCCore1 0xc58244#define rOFDM0_XBAGCCore2 0xc5c245#define rOFDM0_XCAGCCore1 0xc60246#define rOFDM0_XCAGCCore2 0xc64247#define rOFDM0_XDAGCCore1 0xc68248#define rOFDM0_XDAGCCore2 0xc6c249250#define rOFDM0_AGCParameter1 0xc70251#define rOFDM0_AGCParameter2 0xc74252#define rOFDM0_AGCRSSITable 0xc78253#define rOFDM0_HTSTFAGC 0xc7c254255#define rOFDM0_XATxIQImbalance 0xc80 /* TX PWR TRACK and DIG */256#define rOFDM0_XATxAFE 0xc84257#define rOFDM0_XBTxIQImbalance 0xc88258#define rOFDM0_XBTxAFE 0xc8c259#define rOFDM0_XCTxIQImbalance 0xc90260#define rOFDM0_XCTxAFE 0xc94261#define rOFDM0_XDTxIQImbalance 0xc98262#define rOFDM0_XDTxAFE 0xc9c263264#define rOFDM0_RxIQExtAnta 0xca0265#define rOFDM0_TxCoeff1 0xca4266#define rOFDM0_TxCoeff2 0xca8267#define rOFDM0_TxCoeff3 0xcac268#define rOFDM0_TxCoeff4 0xcb0269#define rOFDM0_TxCoeff5 0xcb4270#define rOFDM0_TxCoeff6 0xcb8271#define rOFDM0_RxHPParameter 0xce0272#define rOFDM0_TxPseudoNoiseWgt 0xce4273#define rOFDM0_FrameSync 0xcf0274#define rOFDM0_DFSReport 0xcf4275276/*277* 7. PageD(0xD00)278* */279#define rOFDM1_LSTF 0xd00280#define rOFDM1_TRxPathEnable 0xd04281282#define rOFDM1_CFO 0xd08 /* No setting now */283#define rOFDM1_CSI1 0xd10284#define rOFDM1_SBD 0xd14285#define rOFDM1_CSI2 0xd18286#define rOFDM1_CFOTracking 0xd2c287#define rOFDM1_TRxMesaure1 0xd34288#define rOFDM1_IntfDet 0xd3c289#define rOFDM1_PseudoNoiseStateAB 0xd50290#define rOFDM1_PseudoNoiseStateCD 0xd54291#define rOFDM1_RxPseudoNoiseWgt 0xd58292293#define rOFDM_PHYCounter1 0xda0 /* cca, parity fail */294#define rOFDM_PHYCounter2 0xda4 /* rate illegal, crc8 fail */295#define rOFDM_PHYCounter3 0xda8 /* MCS not support */296297#define rOFDM_ShortCFOAB 0xdac /* No setting now */298#define rOFDM_ShortCFOCD 0xdb0299#define rOFDM_LongCFOAB 0xdb4300#define rOFDM_LongCFOCD 0xdb8301#define rOFDM_TailCFOAB 0xdbc302#define rOFDM_TailCFOCD 0xdc0303#define rOFDM_PWMeasure1 0xdc4304#define rOFDM_PWMeasure2 0xdc8305#define rOFDM_BWReport 0xdcc306#define rOFDM_AGCReport 0xdd0307#define rOFDM_RxSNR 0xdd4308#define rOFDM_RxEVMCSI 0xdd8309#define rOFDM_SIGReport 0xddc310311312/*313* 8. PageE(0xE00)314* */315#define rTxAGC_A_Rate18_06 0xe00316#define rTxAGC_A_Rate54_24 0xe04317#define rTxAGC_A_CCK1_Mcs32 0xe08318#define rTxAGC_A_Mcs03_Mcs00 0xe10319#define rTxAGC_A_Mcs07_Mcs04 0xe14320#define rTxAGC_A_Mcs11_Mcs08 0xe18321#define rTxAGC_A_Mcs15_Mcs12 0xe1c322323#define rFPGA0_IQK 0xe28324#define rTx_IQK_Tone_A 0xe30325#define rRx_IQK_Tone_A 0xe34326#define rTx_IQK_PI_A 0xe38327#define rRx_IQK_PI_A 0xe3c328329#define rTx_IQK 0xe40330#define rRx_IQK 0xe44331#define rIQK_AGC_Pts 0xe48332#define rIQK_AGC_Rsp 0xe4c333#define rTx_IQK_Tone_B 0xe50334#define rRx_IQK_Tone_B 0xe54335#define rTx_IQK_PI_B 0xe58336#define rRx_IQK_PI_B 0xe5c337#define rIQK_AGC_Cont 0xe60338339#define rBlue_Tooth 0xe6c340#define rRx_Wait_CCA 0xe70341#define rTx_CCK_RFON 0xe74342#define rTx_CCK_BBON 0xe78343#define rTx_OFDM_RFON 0xe7c344#define rTx_OFDM_BBON 0xe80345#define rTx_To_Rx 0xe84346#define rTx_To_Tx 0xe88347#define rRx_CCK 0xe8c348349#define rTx_Power_Before_IQK_A 0xe94350#define rTx_Power_After_IQK_A 0xe9c351352#define rRx_Power_Before_IQK_A 0xea0353#define rRx_Power_Before_IQK_A_2 0xea4354#define rRx_Power_After_IQK_A 0xea8355#define rRx_Power_After_IQK_A_2 0xeac356357#define rTx_Power_Before_IQK_B 0xeb4358#define rTx_Power_After_IQK_B 0xebc359360#define rRx_Power_Before_IQK_B 0xec0361#define rRx_Power_Before_IQK_B_2 0xec4362#define rRx_Power_After_IQK_B 0xec8363#define rRx_Power_After_IQK_B_2 0xecc364365#define rRx_OFDM 0xed0366#define rRx_Wait_RIFS 0xed4367#define rRx_TO_Rx 0xed8368#define rStandby 0xedc369#define rSleep 0xee0370#define rPMPD_ANAEN 0xeec371372/*373* 7. RF Register 0x00-0x2E (RF 8256)374* RF-0222D 0x00-3F375*376* Zebra1 */377#define rZebra1_HSSIEnable 0x0 /* Useless now */378#define rZebra1_TRxEnable1 0x1379#define rZebra1_TRxEnable2 0x2380#define rZebra1_AGC 0x4381#define rZebra1_ChargePump 0x5382#define rZebra1_Channel 0x7 /* RF channel switch */383384/* #endif */385#define rZebra1_TxGain 0x8 /* Useless now */386#define rZebra1_TxLPF 0x9387#define rZebra1_RxLPF 0xb388#define rZebra1_RxHPFCorner 0xc389390/* Zebra4 */391#define rGlobalCtrl 0 /* Useless now */392#define rRTL8256_TxLPF 19393#define rRTL8256_RxLPF 11394395/* RTL8258 */396#define rRTL8258_TxLPF 0x11 /* Useless now */397#define rRTL8258_RxLPF 0x13398#define rRTL8258_RSSILPF 0xa399400/*401* RL6052 Register definition402* */403#define RF_AC 0x00 /* */404405#define RF_IQADJ_G1 0x01 /* */406#define RF_IQADJ_G2 0x02 /* */407#define RF_BS_PA_APSET_G1_G4 0x03408#define RF_BS_PA_APSET_G5_G8 0x04409#define RF_POW_TRSW 0x05 /* */410411#define RF_GAIN_RX 0x06 /* */412#define RF_GAIN_TX 0x07 /* */413414#define RF_TXM_IDAC 0x08 /* */415#define RF_IPA_G 0x09 /* */416#define RF_TXBIAS_G 0x0A417#define RF_TXPA_AG 0x0B418#define RF_IPA_A 0x0C /* */419#define RF_TXBIAS_A 0x0D420#define RF_BS_PA_APSET_G9_G11 0x0E421#define RF_BS_IQGEN 0x0F /* */422423#define RF_MODE1 0x10 /* */424#define RF_MODE2 0x11 /* */425426#define RF_RX_AGC_HP 0x12 /* */427#define RF_TX_AGC 0x13 /* */428#define RF_BIAS 0x14 /* */429#define RF_IPA 0x15 /* */430#define RF_TXBIAS 0x16431#define RF_POW_ABILITY 0x17 /* */432#define RF_MODE_AG 0x18 /* */433#define rRfChannel 0x18 /* RF channel and BW switch */434#define RF_CHNLBW 0x18 /* RF channel and BW switch */435#define RF_TOP 0x19 /* */436437#define RF_RX_G1 0x1A /* */438#define RF_RX_G2 0x1B /* */439440#define RF_RX_BB2 0x1C /* */441#define RF_RX_BB1 0x1D /* */442443#define RF_RCK1 0x1E /* */444#define RF_RCK2 0x1F /* */445446#define RF_TX_G1 0x20 /* */447#define RF_TX_G2 0x21 /* */448#define RF_TX_G3 0x22 /* */449450#define RF_TX_BB1 0x23 /* */451452#define RF_T_METER 0x24 /* */453454#define RF_SYN_G1 0x25 /* RF TX Power control */455#define RF_SYN_G2 0x26 /* RF TX Power control */456#define RF_SYN_G3 0x27 /* RF TX Power control */457#define RF_SYN_G4 0x28 /* RF TX Power control */458#define RF_SYN_G5 0x29 /* RF TX Power control */459#define RF_SYN_G6 0x2A /* RF TX Power control */460#define RF_SYN_G7 0x2B /* RF TX Power control */461#define RF_SYN_G8 0x2C /* RF TX Power control */462463#define RF_RCK_OS 0x30 /* RF TX PA control */464465#define RF_TXPA_G1 0x31 /* RF TX PA control */466#define RF_TXPA_G2 0x32 /* RF TX PA control */467#define RF_TXPA_G3 0x33 /* RF TX PA control */468#define RF_TX_BIAS_A 0x35469#define RF_TX_BIAS_D 0x36470#define RF_LOBF_9 0x38471#define RF_RXRF_A3 0x3C /* */472#define RF_TRSW 0x3F473474#define RF_TXRF_A2 0x41475#define RF_TXPA_G4 0x46476#define RF_TXPA_A4 0x4B477#define RF_0x52 0x52478#define RF_WE_LUT 0xEF479#define RF_S0S1 0xB0480481/*482* Bit Mask483*484* 1. Page1(0x100) */485#define bBBResetB 0x100 /* Useless now? */486#define bGlobalResetB 0x200487#define bOFDMTxStart 0x4488#define bCCKTxStart 0x8489#define bCRC32Debug 0x100490#define bPMACLoopback 0x10491#define bTxLSIG 0xffffff492#define bOFDMTxRate 0xf493#define bOFDMTxReserved 0x10494#define bOFDMTxLength 0x1ffe0495#define bOFDMTxParity 0x20000496#define bTxHTSIG1 0xffffff497#define bTxHTMCSRate 0x7f498#define bTxHTBW 0x80499#define bTxHTLength 0xffff00500#define bTxHTSIG2 0xffffff501#define bTxHTSmoothing 0x1502#define bTxHTSounding 0x2503#define bTxHTReserved 0x4504#define bTxHTAggreation 0x8505#define bTxHTSTBC 0x30506#define bTxHTAdvanceCoding 0x40507#define bTxHTShortGI 0x80508#define bTxHTNumberHT_LTF 0x300509#define bTxHTCRC8 0x3fc00510#define bCounterReset 0x10000511#define bNumOfOFDMTx 0xffff512#define bNumOfCCKTx 0xffff0000513#define bTxIdleInterval 0xffff514#define bOFDMService 0xffff0000515#define bTxMACHeader 0xffffffff516#define bTxDataInit 0xff517#define bTxHTMode 0x100518#define bTxDataType 0x30000519#define bTxRandomSeed 0xffffffff520#define bCCKTxPreamble 0x1521#define bCCKTxSFD 0xffff0000522#define bCCKTxSIG 0xff523#define bCCKTxService 0xff00524#define bCCKLengthExt 0x8000525#define bCCKTxLength 0xffff0000526#define bCCKTxCRC16 0xffff527#define bCCKTxStatus 0x1528#define bOFDMTxStatus 0x2529530#define IS_BB_REG_OFFSET_92S(_Offset) ((_Offset >= 0x800) && (_Offset <= 0xfff))531532/* 2. Page8(0x800) */533#define bRFMOD 0x1 /* Reg 0x800 rFPGA0_RFMOD */534#define bJapanMode 0x2535#define bCCKTxSC 0x30536#define bCCKEn 0x1000000537#define bOFDMEn 0x2000000538539#define bOFDMRxADCPhase 0x10000 /* Useless now */540#define bOFDMTxDACPhase 0x40000541#define bXATxAGC 0x3f542543#define bAntennaSelect 0x0300544545#define bXBTxAGC 0xf00 /* Reg 80c rFPGA0_TxGainStage */546#define bXCTxAGC 0xf000547#define bXDTxAGC 0xf0000548549#define bPAStart 0xf0000000 /* Useless now */550#define bTRStart 0x00f00000551#define bRFStart 0x0000f000552#define bBBStart 0x000000f0553#define bBBCCKStart 0x0000000f554#define bPAEnd 0xf /* Reg0x814 */555#define bTREnd 0x0f000000556#define bRFEnd 0x000f0000557#define bCCAMask 0x000000f0 /* T2R */558#define bR2RCCAMask 0x00000f00559#define bHSSI_R2TDelay 0xf8000000560#define bHSSI_T2RDelay 0xf80000561#define bContTxHSSI 0x400 /* chane gain at continue Tx */562#define bIGFromCCK 0x200563#define bAGCAddress 0x3f564#define bRxHPTx 0x7000565#define bRxHPT2R 0x38000566#define bRxHPCCKIni 0xc0000567#define bAGCTxCode 0xc00000568#define bAGCRxCode 0x300000569570#define b3WireDataLength 0x800 /* Reg 0x820~84f rFPGA0_XA_HSSIParameter1 */571#define b3WireAddressLength 0x400572573#define b3WireRFPowerDown 0x1 /* Useless now574* #define bHWSISelect 0x8 */575#define b5GPAPEPolarity 0x40000000576#define b2GPAPEPolarity 0x80000000577#define bRFSW_TxDefaultAnt 0x3578#define bRFSW_TxOptionAnt 0x30579#define bRFSW_RxDefaultAnt 0x300580#define bRFSW_RxOptionAnt 0x3000581#define bRFSI_3WireData 0x1582#define bRFSI_3WireClock 0x2583#define bRFSI_3WireLoad 0x4584#define bRFSI_3WireRW 0x8585#define bRFSI_3Wire 0xf586587#define bRFSI_RFENV 0x10 /* Reg 0x870 rFPGA0_XAB_RFInterfaceSW */588589#define bRFSI_TRSW 0x20 /* Useless now */590#define bRFSI_TRSWB 0x40591#define bRFSI_ANTSW 0x100592#define bRFSI_ANTSWB 0x200593#define bRFSI_PAPE 0x400594#define bRFSI_PAPE5G 0x800595#define bBandSelect 0x1596#define bHTSIG2_GI 0x80597#define bHTSIG2_Smoothing 0x01598#define bHTSIG2_Sounding 0x02599#define bHTSIG2_Aggreaton 0x08600#define bHTSIG2_STBC 0x30601#define bHTSIG2_AdvCoding 0x40602#define bHTSIG2_NumOfHTLTF 0x300603#define bHTSIG2_CRC8 0x3fc604#define bHTSIG1_MCS 0x7f605#define bHTSIG1_BandWidth 0x80606#define bHTSIG1_HTLength 0xffff607#define bLSIG_Rate 0xf608#define bLSIG_Reserved 0x10609#define bLSIG_Length 0x1fffe610#define bLSIG_Parity 0x20611#define bCCKRxPhase 0x4612613#define bLSSIReadAddress 0x7f800000 /* T65 RF */614615#define bLSSIReadEdge 0x80000000 /* LSSI "Read" edge signal */616617#define bLSSIReadBackData 0xfffff /* T65 RF */618619#define bLSSIReadOKFlag 0x1000 /* Useless now */620#define bCCKSampleRate 0x8 /* 0: 44MHz, 1:88MHz */621#define bRegulator0Standby 0x1622#define bRegulatorPLLStandby 0x2623#define bRegulator1Standby 0x4624#define bPLLPowerUp 0x8625#define bDPLLPowerUp 0x10626#define bDA10PowerUp 0x20627#define bAD7PowerUp 0x200628#define bDA6PowerUp 0x2000629#define bXtalPowerUp 0x4000630#define b40MDClkPowerUP 0x8000631#define bDA6DebugMode 0x20000632#define bDA6Swing 0x380000633634#define bADClkPhase 0x4000000 /* Reg 0x880 rFPGA0_AnalogParameter1 20/40 CCK support switch 40/80 BB MHZ */635636#define b80MClkDelay 0x18000000 /* Useless */637#define bAFEWatchDogEnable 0x20000000638639#define bXtalCap01 0xc0000000 /* Reg 0x884 rFPGA0_AnalogParameter2 Crystal cap */640#define bXtalCap23 0x3641#define bXtalCap92x 0x0f000000642#define bXtalCap 0x0f000000643644#define bIntDifClkEnable 0x400 /* Useless */645#define bExtSigClkEnable 0x800646#define bBandgapMbiasPowerUp 0x10000647#define bAD11SHGain 0xc0000648#define bAD11InputRange 0x700000649#define bAD11OPCurrent 0x3800000650#define bIPathLoopback 0x4000000651#define bQPathLoopback 0x8000000652#define bAFELoopback 0x10000000653#define bDA10Swing 0x7e0654#define bDA10Reverse 0x800655#define bDAClkSource 0x1000656#define bAD7InputRange 0x6000657#define bAD7Gain 0x38000658#define bAD7OutputCMMode 0x40000659#define bAD7InputCMMode 0x380000660#define bAD7Current 0xc00000661#define bRegulatorAdjust 0x7000000662#define bAD11PowerUpAtTx 0x1663#define bDA10PSAtTx 0x10664#define bAD11PowerUpAtRx 0x100665#define bDA10PSAtRx 0x1000666#define bCCKRxAGCFormat 0x200667#define bPSDFFTSamplepPoint 0xc000668#define bPSDAverageNum 0x3000669#define bIQPathControl 0xc00670#define bPSDFreq 0x3ff671#define bPSDAntennaPath 0x30672#define bPSDIQSwitch 0x40673#define bPSDRxTrigger 0x400000674#define bPSDTxTrigger 0x80000000675#define bPSDSineToneScale 0x7f000000676#define bPSDReport 0xffff677678/* 3. Page9(0x900) */679#define bOFDMTxSC 0x30000000 /* Useless */680#define bCCKTxOn 0x1681#define bOFDMTxOn 0x2682#define bDebugPage 0xfff /* reset debug page and also HWord, LWord */683#define bDebugItem 0xff /* reset debug page and LWord */684#define bAntL 0x10685#define bAntNonHT 0x100686#define bAntHT1 0x1000687#define bAntHT2 0x10000688#define bAntHT1S1 0x100000689#define bAntNonHTS1 0x1000000690691/* 4. PageA(0xA00) */692#define bCCKBBMode 0x3 /* Useless */693#define bCCKTxPowerSaving 0x80694#define bCCKRxPowerSaving 0x40695696#define bCCKSideBand 0x10 /* Reg 0xa00 rCCK0_System 20/40 switch */697698#define bCCKScramble 0x8 /* Useless */699#define bCCKAntDiversity 0x8000700#define bCCKCarrierRecovery 0x4000701#define bCCKTxRate 0x3000702#define bCCKDCCancel 0x0800703#define bCCKISICancel 0x0400704#define bCCKMatchFilter 0x0200705#define bCCKEqualizer 0x0100706#define bCCKPreambleDetect 0x800000707#define bCCKFastFalseCCA 0x400000708#define bCCKChEstStart 0x300000709#define bCCKCCACount 0x080000710#define bCCKcs_lim 0x070000711#define bCCKBistMode 0x80000000712#define bCCKCCAMask 0x40000000713#define bCCKTxDACPhase 0x4714#define bCCKRxADCPhase 0x20000000 /* r_rx_clk */715#define bCCKr_cp_mode0 0x0100716#define bCCKTxDCOffset 0xf0717#define bCCKRxDCOffset 0xf718#define bCCKCCAMode 0xc000719#define bCCKFalseCS_lim 0x3f00720#define bCCKCS_ratio 0xc00000721#define bCCKCorgBit_sel 0x300000722#define bCCKPD_lim 0x0f0000723#define bCCKNewCCA 0x80000000724#define bCCKRxHPofIG 0x8000725#define bCCKRxIG 0x7f00726#define bCCKLNAPolarity 0x800000727#define bCCKRx1stGain 0x7f0000728#define bCCKRFExtend 0x20000000 /* CCK Rx Iinital gain polarity */729#define bCCKRxAGCSatLevel 0x1f000000730#define bCCKRxAGCSatCount 0xe0731#define bCCKRxRFSettle 0x1f /* AGCsamp_dly */732#define bCCKFixedRxAGC 0x8000733/* #define bCCKRxAGCFormat 0x4000 */ /* remove to HSSI register 0x824 */734#define bCCKAntennaPolarity 0x2000735#define bCCKTxFilterType 0x0c00736#define bCCKRxAGCReportType 0x0300737#define bCCKRxDAGCEn 0x80000000738#define bCCKRxDAGCPeriod 0x20000000739#define bCCKRxDAGCSatLevel 0x1f000000740#define bCCKTimingRecovery 0x800000741#define bCCKTxC0 0x3f0000742#define bCCKTxC1 0x3f000000743#define bCCKTxC2 0x3f744#define bCCKTxC3 0x3f00745#define bCCKTxC4 0x3f0000746#define bCCKTxC5 0x3f000000747#define bCCKTxC6 0x3f748#define bCCKTxC7 0x3f00749#define bCCKDebugPort 0xff0000750#define bCCKDACDebug 0x0f000000751#define bCCKFalseAlarmEnable 0x8000752#define bCCKFalseAlarmRead 0x4000753#define bCCKTRSSI 0x7f754#define bCCKRxAGCReport 0xfe755#define bCCKRxReport_AntSel 0x80000000756#define bCCKRxReport_MFOff 0x40000000757#define bCCKRxRxReport_SQLoss 0x20000000758#define bCCKRxReport_Pktloss 0x10000000759#define bCCKRxReport_Lockedbit 0x08000000760#define bCCKRxReport_RateError 0x04000000761#define bCCKRxReport_RxRate 0x03000000762#define bCCKRxFACounterLower 0xff763#define bCCKRxFACounterUpper 0xff000000764#define bCCKRxHPAGCStart 0xe000765#define bCCKRxHPAGCFinal 0x1c00766#define bCCKRxFalseAlarmEnable 0x8000767#define bCCKFACounterFreeze 0x4000768#define bCCKTxPathSel 0x10000000769#define bCCKDefaultRxPath 0xc000000770#define bCCKOptionRxPath 0x3000000771772/* 5. PageC(0xC00) */773#define bNumOfSTF 0x3 /* Useless */774#define bShift_L 0xc0775#define bGI_TH 0xc776#define bRxPathA 0x1777#define bRxPathB 0x2778#define bRxPathC 0x4779#define bRxPathD 0x8780#define bTxPathA 0x1781#define bTxPathB 0x2782#define bTxPathC 0x4783#define bTxPathD 0x8784#define bTRSSIFreq 0x200785#define bADCBackoff 0x3000786#define bDFIRBackoff 0xc000787#define bTRSSILatchPhase 0x10000788#define bRxIDCOffset 0xff789#define bRxQDCOffset 0xff00790#define bRxDFIRMode 0x1800000791#define bRxDCNFType 0xe000000792#define bRXIQImb_A 0x3ff793#define bRXIQImb_B 0xfc00794#define bRXIQImb_C 0x3f0000795#define bRXIQImb_D 0xffc00000796#define bDC_dc_Notch 0x60000797#define bRxNBINotch 0x1f000000798#define bPD_TH 0xf799#define bPD_TH_Opt2 0xc000800#define bPWED_TH 0x700801#define bIfMF_Win_L 0x800802#define bPD_Option 0x1000803#define bMF_Win_L 0xe000804#define bBW_Search_L 0x30000805#define bwin_enh_L 0xc0000806#define bBW_TH 0x700000807#define bED_TH2 0x3800000808#define bBW_option 0x4000000809#define bRatio_TH 0x18000000810#define bWindow_L 0xe0000000811#define bSBD_Option 0x1812#define bFrame_TH 0x1c813#define bFS_Option 0x60814#define bDC_Slope_check 0x80815#define bFGuard_Counter_DC_L 0xe00816#define bFrame_Weight_Short 0x7000817#define bSub_Tune 0xe00000818#define bFrame_DC_Length 0xe000000819#define bSBD_start_offset 0x30000000820#define bFrame_TH_2 0x7821#define bFrame_GI2_TH 0x38822#define bGI2_Sync_en 0x40823#define bSarch_Short_Early 0x300824#define bSarch_Short_Late 0xc00825#define bSarch_GI2_Late 0x70000826#define bCFOAntSum 0x1827#define bCFOAcc 0x2828#define bCFOStartOffset 0xc829#define bCFOLookBack 0x70830#define bCFOSumWeight 0x80831#define bDAGCEnable 0x10000832#define bTXIQImb_A 0x3ff833#define bTXIQImb_B 0xfc00834#define bTXIQImb_C 0x3f0000835#define bTXIQImb_D 0xffc00000836#define bTxIDCOffset 0xff837#define bTxQDCOffset 0xff00838#define bTxDFIRMode 0x10000839#define bTxPesudoNoiseOn 0x4000000840#define bTxPesudoNoise_A 0xff841#define bTxPesudoNoise_B 0xff00842#define bTxPesudoNoise_C 0xff0000843#define bTxPesudoNoise_D 0xff000000844#define bCCADropOption 0x20000845#define bCCADropThres 0xfff00000846#define bEDCCA_H 0xf847#define bEDCCA_L 0xf0848#define bLambda_ED 0x300849#define bRxInitialGain 0x7f850#define bRxAntDivEn 0x80851#define bRxAGCAddressForLNA 0x7f00852#define bRxHighPowerFlow 0x8000853#define bRxAGCFreezeThres 0xc0000854#define bRxFreezeStep_AGC1 0x300000855#define bRxFreezeStep_AGC2 0xc00000856#define bRxFreezeStep_AGC3 0x3000000857#define bRxFreezeStep_AGC0 0xc000000858#define bRxRssi_Cmp_En 0x10000000859#define bRxQuickAGCEn 0x20000000860#define bRxAGCFreezeThresMode 0x40000000861#define bRxOverFlowCheckType 0x80000000862#define bRxAGCShift 0x7f863#define bTRSW_Tri_Only 0x80864#define bPowerThres 0x300865#define bRxAGCEn 0x1866#define bRxAGCTogetherEn 0x2867#define bRxAGCMin 0x4868#define bRxHP_Ini 0x7869#define bRxHP_TRLNA 0x70870#define bRxHP_RSSI 0x700871#define bRxHP_BBP1 0x7000872#define bRxHP_BBP2 0x70000873#define bRxHP_BBP3 0x700000874#define bRSSI_H 0x7f0000 /* the threshold for high power */875#define bRSSI_Gen 0x7f000000 /* the threshold for ant diversity */876#define bRxSettle_TRSW 0x7877#define bRxSettle_LNA 0x38878#define bRxSettle_RSSI 0x1c0879#define bRxSettle_BBP 0xe00880#define bRxSettle_RxHP 0x7000881#define bRxSettle_AntSW_RSSI 0x38000882#define bRxSettle_AntSW 0xc0000883#define bRxProcessTime_DAGC 0x300000884#define bRxSettle_HSSI 0x400000885#define bRxProcessTime_BBPPW 0x800000886#define bRxAntennaPowerShift 0x3000000887#define bRSSITableSelect 0xc000000888#define bRxHP_Final 0x7000000889#define bRxHTSettle_BBP 0x7890#define bRxHTSettle_HSSI 0x8891#define bRxHTSettle_RxHP 0x70892#define bRxHTSettle_BBPPW 0x80893#define bRxHTSettle_Idle 0x300894#define bRxHTSettle_Reserved 0x1c00895#define bRxHTRxHPEn 0x8000896#define bRxHTAGCFreezeThres 0x30000897#define bRxHTAGCTogetherEn 0x40000898#define bRxHTAGCMin 0x80000899#define bRxHTAGCEn 0x100000900#define bRxHTDAGCEn 0x200000901#define bRxHTRxHP_BBP 0x1c00000902#define bRxHTRxHP_Final 0xe0000000903#define bRxPWRatioTH 0x3904#define bRxPWRatioEn 0x4905#define bRxMFHold 0x3800906#define bRxPD_Delay_TH1 0x38907#define bRxPD_Delay_TH2 0x1c0908#define bRxPD_DC_COUNT_MAX 0x600909/* #define bRxMF_Hold 0x3800 */910#define bRxPD_Delay_TH 0x8000911#define bRxProcess_Delay 0xf0000912#define bRxSearchrange_GI2_Early 0x700000913#define bRxFrame_Guard_Counter_L 0x3800000914#define bRxSGI_Guard_L 0xc000000915#define bRxSGI_Search_L 0x30000000916#define bRxSGI_TH 0xc0000000917#define bDFSCnt0 0xff918#define bDFSCnt1 0xff00919#define bDFSFlag 0xf0000920#define bMFWeightSum 0x300000921#define bMinIdxTH 0x7f000000922#define bDAFormat 0x40000923#define bTxChEmuEnable 0x01000000924#define bTRSWIsolation_A 0x7f925#define bTRSWIsolation_B 0x7f00926#define bTRSWIsolation_C 0x7f0000927#define bTRSWIsolation_D 0x7f000000928#define bExtLNAGain 0x7c00929930/* 6. PageE(0xE00) */931#define bSTBCEn 0x4 /* Useless */932#define bAntennaMapping 0x10933#define bNss 0x20934#define bCFOAntSumD 0x200935#define bPHYCounterReset 0x8000000936#define bCFOReportGet 0x4000000937#define bOFDMContinueTx 0x10000000938#define bOFDMSingleCarrier 0x20000000939#define bOFDMSingleTone 0x40000000940/* #define bRxPath1 0x01 */941/* #define bRxPath2 0x02 */942/* #define bRxPath3 0x04 */943/* #define bRxPath4 0x08 */944/* #define bTxPath1 0x10 */945/* #define bTxPath2 0x20 */946#define bHTDetect 0x100947#define bCFOEn 0x10000948#define bCFOValue 0xfff00000949#define bSigTone_Re 0x3f950#define bSigTone_Im 0x7f00951#define bCounter_CCA 0xffff952#define bCounter_ParityFail 0xffff0000953#define bCounter_RateIllegal 0xffff954#define bCounter_CRC8Fail 0xffff0000955#define bCounter_MCSNoSupport 0xffff956#define bCounter_FastSync 0xffff957#define bShortCFO 0xfff958#define bShortCFOTLength 12 /* total */959#define bShortCFOFLength 11 /* fraction */960#define bLongCFO 0x7ff961#define bLongCFOTLength 11962#define bLongCFOFLength 11963#define bTailCFO 0x1fff964#define bTailCFOTLength 13965#define bTailCFOFLength 12966#define bmax_en_pwdB 0xffff967#define bCC_power_dB 0xffff0000968#define bnoise_pwdB 0xffff969#define bPowerMeasTLength 10970#define bPowerMeasFLength 3971#define bRx_HT_BW 0x1972#define bRxSC 0x6973#define bRx_HT 0x8974#define bNB_intf_det_on 0x1975#define bIntf_win_len_cfg 0x30976#define bNB_Intf_TH_cfg 0x1c0977#define bRFGain 0x3f978#define bTableSel 0x40979#define bTRSW 0x80980#define bRxSNR_A 0xff981#define bRxSNR_B 0xff00982#define bRxSNR_C 0xff0000983#define bRxSNR_D 0xff000000984#define bSNREVMTLength 8985#define bSNREVMFLength 1986#define bCSI1st 0xff987#define bCSI2nd 0xff00988#define bRxEVM1st 0xff0000989#define bRxEVM2nd 0xff000000990#define bSIGEVM 0xff991#define bPWDB 0xff00992#define bSGIEN 0x10000993994#define bSFactorQAM1 0xf /* Useless */995#define bSFactorQAM2 0xf0996#define bSFactorQAM3 0xf00997#define bSFactorQAM4 0xf000998#define bSFactorQAM5 0xf0000999#define bSFactorQAM6 0xf00001000#define bSFactorQAM7 0xf000001001#define bSFactorQAM8 0xf0000001002#define bSFactorQAM9 0xf00000001003#define bCSIScheme 0x10000010041005#define bNoiseLvlTopSet 0x3 /* Useless */1006#define bChSmooth 0x41007#define bChSmoothCfg1 0x381008#define bChSmoothCfg2 0x1c01009#define bChSmoothCfg3 0xe001010#define bChSmoothCfg4 0x70001011#define bMRCMode 0x8000001012#define bTHEVMCfg 0x700000010131014#define bLoopFitType 0x1 /* Useless */1015#define bUpdCFO 0x401016#define bUpdCFOOffData 0x801017#define bAdvUpdCFO 0x1001018#define bAdvTimeCtrl 0x8001019#define bUpdClko 0x10001020#define bFC 0x60001021#define bTrackingMode 0x80001022#define bPhCmpEnable 0x100001023#define bUpdClkoLTF 0x200001024#define bComChCFO 0x400001025#define bCSIEstiMode 0x800001026#define bAdvUpdEqz 0x1000001027#define bUChCfg 0x70000001028#define bUpdEqz 0x800000010291030/* Rx Pseduo noise */1031#define bRxPesudoNoiseOn 0x20000000 /* Useless */1032#define bRxPesudoNoise_A 0xff1033#define bRxPesudoNoise_B 0xff001034#define bRxPesudoNoise_C 0xff00001035#define bRxPesudoNoise_D 0xff0000001036#define bPesudoNoiseState_A 0xffff1037#define bPesudoNoiseState_B 0xffff00001038#define bPesudoNoiseState_C 0xffff1039#define bPesudoNoiseState_D 0xffff000010401041/* 7. RF Register1042* Zebra1 */1043#define bZebra1_HSSIEnable 0x8 /* Useless */1044#define bZebra1_TRxControl 0xc001045#define bZebra1_TRxGainSetting 0x07f1046#define bZebra1_RxCorner 0xc001047#define bZebra1_TxChargePump 0x381048#define bZebra1_RxChargePump 0x71049#define bZebra1_ChannelNum 0xf801050#define bZebra1_TxLPFBW 0x4001051#define bZebra1_RxLPFBW 0x60010521053/* Zebra4 */1054#define bRTL8256RegModeCtrl1 0x100 /* Useless */1055#define bRTL8256RegModeCtrl0 0x401056#define bRTL8256_TxLPFBW 0x181057#define bRTL8256_RxLPFBW 0x60010581059/* RTL8258 */1060#define bRTL8258_TxLPFBW 0xc /* Useless */1061#define bRTL8258_RxLPFBW 0xc001062#define bRTL8258_RSSILPFBW 0xc0106310641065/*1066* Other Definition1067* */10681069/* byte endable for sb_write */1070#define bByte0 0x1 /* Useless */1071#define bByte1 0x21072#define bByte2 0x41073#define bByte3 0x81074#define bWord0 0x31075#define bWord1 0xc1076#define bDWord 0xf10771078/* for PutRegsetting & GetRegSetting BitMask */1079#define bMaskByte0 0xff /* Reg 0xc50 rOFDM0_XAAGCCore~0xC6f */1080#define bMaskByte1 0xff001081#define bMaskByte2 0xff00001082#define bMaskByte3 0xff0000001083#define bMaskHWord 0xffff00001084#define bMaskLWord 0x0000ffff1085#define bMaskDWord 0xffffffff1086#define bMaskH3Bytes 0xffffff001087#define bMask12Bits 0xfff1088#define bMaskH4Bits 0xf00000001089#define bMaskOFDM_D 0xffc000001090#define bMaskCCK 0x3f3f3f3f109110921093#define bEnable 0x1 /* Useless */1094#define bDisable 0x010951096#define LeftAntenna 0x0 /* Useless */1097#define RightAntenna 0x110981099#define tCheckTxStatus 500 /* 500ms */ /* Useless */1100#define tUpdateRxCounter 100 /* 100ms */11011102#define rateCCK 0 /* Useless */1103#define rateOFDM 11104#define rateHT 211051106/* define Register-End */1107#define bPMAC_End 0x1ff /* Useless */1108#define bFPGAPHY0_End 0x8ff1109#define bFPGAPHY1_End 0x9ff1110#define bCCKPHY0_End 0xaff1111#define bOFDMPHY0_End 0xcff1112#define bOFDMPHY1_End 0xdff11131114/* define max debug item in each debug page1115* #define bMaxItem_FPGA_PHY0 0x91116* #define bMaxItem_FPGA_PHY1 0x31117* #define bMaxItem_PHY_11B 0x161118* #define bMaxItem_OFDM_PHY0 0x291119* #define bMaxItem_OFDM_PHY1 0x0 */11201121#define bPMACControl 0x0 /* Useless */1122#define bWMACControl 0x11123#define bWNICControl 0x211241125#define PathA 0x0 /* Useless */1126#define PathB 0x11127#define PathC 0x21128#define PathD 0x311291130#endif113111321133