Path: blob/master/ALFA-W1F1/RTL8814AU/include/Hal8812PhyReg.h
1307 views
/******************************************************************************1*2* Copyright(c) 2007 - 2017 Realtek Corporation.3*4* This program is free software; you can redistribute it and/or modify it5* under the terms of version 2 of the GNU General Public License as6* published by the Free Software Foundation.7*8* This program is distributed in the hope that it will be useful, but WITHOUT9* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or10* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for11* more details.12*13*****************************************************************************/14#ifndef __INC_HAL8812PHYREG_H__15#define __INC_HAL8812PHYREG_H__16/*--------------------------Define Parameters-------------------------------*/17/*18* BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF19* 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF20* 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE0021* 3. RF register 0x00-2E22* 4. Bit Mask for BB/RF register23* 5. Other defintion for BB/RF R/W24* */252627/* BB Register Definition */2829#define rCCAonSec_Jaguar 0x83830#define rPwed_TH_Jaguar 0x8303132/* BW and sideband setting */33#define rBWIndication_Jaguar 0x83434#define rL1PeakTH_Jaguar 0x84835#define rFPGA0_XA_LSSIReadBack 0x8a0 /*Tranceiver LSSI Readback*/36#define rRFMOD_Jaguar 0x8ac /* RF mode */37#define rADC_Buf_Clk_Jaguar 0x8c438#define rRFECTRL_Jaguar 0x90039#define bRFMOD_Jaguar 0xc340#define rCCK_System_Jaguar 0xa00 /* for cck sideband */41#define bCCK_System_Jaguar 0x104243/* Block & Path enable */44#define rOFDMCCKEN_Jaguar 0x808 /* OFDM/CCK block enable */45#define bOFDMEN_Jaguar 0x2000000046#define bCCKEN_Jaguar 0x1000000047#define rRxPath_Jaguar 0x808 /* Rx antenna */48#define bRxPath_Jaguar 0xff49#define rTxPath_Jaguar 0x80c /* Tx antenna */50#define bTxPath_Jaguar 0x0fffffff51#define rCCK_RX_Jaguar 0xa04 /* for cck rx path selection */52#define bCCK_RX_Jaguar 0x0c00000053#define rVhtlen_Use_Lsig_Jaguar 0x8c3 /* Use LSIG for VHT length */5455/* RF read/write-related */56#define rHSSIRead_Jaguar 0x8b0 /* RF read addr */57#define bHSSIRead_addr_Jaguar 0xff58#define bHSSIRead_trigger_Jaguar 0x10059#define rA_PIRead_Jaguar 0xd04 /* RF readback with PI */60#define rB_PIRead_Jaguar 0xd44 /* RF readback with PI */61#define rA_SIRead_Jaguar 0xd08 /* RF readback with SI */62#define rB_SIRead_Jaguar 0xd48 /* RF readback with SI */63#define rRead_data_Jaguar 0xfffff64#define rA_LSSIWrite_Jaguar 0xc90 /* RF write addr */65#define rB_LSSIWrite_Jaguar 0xe90 /* RF write addr */66#define bLSSIWrite_data_Jaguar 0x000fffff67#define bLSSIWrite_addr_Jaguar 0x0ff0000068697071/* YN: mask the following register definition temporarily */72#define rFPGA0_XA_RFInterfaceOE 0x860 /* RF Channel switch */73#define rFPGA0_XB_RFInterfaceOE 0x8647475#define rFPGA0_XAB_RFInterfaceSW 0x870 /* RF Interface Software Control */76#define rFPGA0_XCD_RFInterfaceSW 0x8747778/* #define rFPGA0_XAB_RFParameter 0x878 */ /* RF Parameter79* #define rFPGA0_XCD_RFParameter 0x87c */8081/* #define rFPGA0_AnalogParameter1 0x880 */ /* Crystal cap setting RF-R/W protection for parameter4??82* #define rFPGA0_AnalogParameter2 0x88483* #define rFPGA0_AnalogParameter3 0x88884* #define rFPGA0_AdDaClockEn 0x888 */ /* enable ad/da clock1 for dual-phy85* #define rFPGA0_AnalogParameter4 0x88c */868788/* CCK TX scaling */89#define rCCK_TxFilter1_Jaguar 0xa2090#define bCCK_TxFilter1_C0_Jaguar 0x00ff000091#define bCCK_TxFilter1_C1_Jaguar 0xff00000092#define rCCK_TxFilter2_Jaguar 0xa2493#define bCCK_TxFilter2_C2_Jaguar 0x000000ff94#define bCCK_TxFilter2_C3_Jaguar 0x0000ff0095#define bCCK_TxFilter2_C4_Jaguar 0x00ff000096#define bCCK_TxFilter2_C5_Jaguar 0xff00000097#define rCCK_TxFilter3_Jaguar 0xa2898#define bCCK_TxFilter3_C6_Jaguar 0x000000ff99#define bCCK_TxFilter3_C7_Jaguar 0x0000ff00100101102/* YN: mask the following register definition temporarily103* #define rPdp_AntA 0xb00104* #define rPdp_AntA_4 0xb04105* #define rConfig_Pmpd_AntA 0xb28106* #define rConfig_AntA 0xb68107* #define rConfig_AntB 0xb6c108* #define rPdp_AntB 0xb70109* #define rPdp_AntB_4 0xb74110* #define rConfig_Pmpd_AntB 0xb98111* #define rAPK 0xbd8 */112113/* RXIQC */114#define rA_RxIQC_AB_Jaguar 0xc10 /* RxIQ imblance matrix coeff. A & B */115#define rA_RxIQC_CD_Jaguar 0xc14 /* RxIQ imblance matrix coeff. C & D */116#define rA_TxScale_Jaguar 0xc1c /* Pah_A TX scaling factor */117#define rB_TxScale_Jaguar 0xe1c /* Path_B TX scaling factor */118#define rB_RxIQC_AB_Jaguar 0xe10 /* RxIQ imblance matrix coeff. A & B */119#define rB_RxIQC_CD_Jaguar 0xe14 /* RxIQ imblance matrix coeff. C & D */120#define b_RxIQC_AC_Jaguar 0x02ff /* bit mask for IQC matrix element A & C */121#define b_RxIQC_BD_Jaguar 0x02ff0000 /* bit mask for IQC matrix element A & C */122123124/* DIG-related */125#define rA_IGI_Jaguar 0xc50 /* Initial Gain for path-A */126#define rB_IGI_Jaguar 0xe50 /* Initial Gain for path-B */127#define rOFDM_FalseAlarm1_Jaguar 0xf48 /* counter for break */128#define rOFDM_FalseAlarm2_Jaguar 0xf4c /* counter for spoofing */129#define rCCK_FalseAlarm_Jaguar 0xa5c /* counter for cck false alarm */130#define b_FalseAlarm_Jaguar 0xffff131#define rCCK_CCA_Jaguar 0xa08 /* cca threshold */132#define bCCK_CCA_Jaguar 0x00ff0000133134/* Tx Power Ttraining-related */135#define rA_TxPwrTraing_Jaguar 0xc54136#define rB_TxPwrTraing_Jaguar 0xe54137138/* Report-related */139#define rOFDM_ShortCFOAB_Jaguar 0xf60140#define rOFDM_LongCFOAB_Jaguar 0xf64141#define rOFDM_EndCFOAB_Jaguar 0xf70142#define rOFDM_AGCReport_Jaguar 0xf84143#define rOFDM_RxSNR_Jaguar 0xf88144#define rOFDM_RxEVMCSI_Jaguar 0xf8c145#define rOFDM_SIGReport_Jaguar 0xf90146147/* Misc functions */148#define rEDCCA_Jaguar 0x8a4 /* EDCCA */149#define bEDCCA_Jaguar 0xffff150#define rAGC_table_Jaguar 0x82c /* AGC tabel select */151#define bAGC_table_Jaguar 0x3152#define b_sel5g_Jaguar 0x1000 /* sel5g */153#define b_LNA_sw_Jaguar 0x8000 /* HW/WS control for LNA */154#define rFc_area_Jaguar 0x860 /* fc_area */155#define bFc_area_Jaguar 0x1ffe000156#define rSingleTone_ContTx_Jaguar 0x914157158/* RFE */159#define rA_RFE_Pinmux_Jaguar 0xcb0 /* Path_A RFE cotrol pinmux */160#define rB_RFE_Pinmux_Jaguar 0xeb0 /* Path_B RFE control pinmux */161#define rA_RFE_Inv_Jaguar 0xcb4 /* Path_A RFE cotrol */162#define rB_RFE_Inv_Jaguar 0xeb4 /* Path_B RFE control */163#define rA_RFE_Jaguar 0xcb8 /* Path_A RFE cotrol */164#define rB_RFE_Jaguar 0xeb8 /* Path_B RFE control */165#define rA_RFE_Inverse_Jaguar 0xCBC /* Path_A RFE control inverse */166#define rB_RFE_Inverse_Jaguar 0xEBC /* Path_B RFE control inverse */167#define r_ANTSEL_SW_Jaguar 0x900 /* ANTSEL SW Control */168#define bMask_RFEInv_Jaguar 0x3ff00000169#define bMask_AntselPathFollow_Jaguar 0x00030000170171/* TX AGC */172#define rTxAGC_A_CCK11_CCK1_JAguar 0xc20173#define rTxAGC_A_Ofdm18_Ofdm6_JAguar 0xc24174#define rTxAGC_A_Ofdm54_Ofdm24_JAguar 0xc28175#define rTxAGC_A_MCS3_MCS0_JAguar 0xc2c176#define rTxAGC_A_MCS7_MCS4_JAguar 0xc30177#define rTxAGC_A_MCS11_MCS8_JAguar 0xc34178#define rTxAGC_A_MCS15_MCS12_JAguar 0xc38179#define rTxAGC_A_Nss1Index3_Nss1Index0_JAguar 0xc3c180#define rTxAGC_A_Nss1Index7_Nss1Index4_JAguar 0xc40181#define rTxAGC_A_Nss2Index1_Nss1Index8_JAguar 0xc44182#define rTxAGC_A_Nss2Index5_Nss2Index2_JAguar 0xc48183#define rTxAGC_A_Nss2Index9_Nss2Index6_JAguar 0xc4c184#define rTxAGC_B_CCK11_CCK1_JAguar 0xe20185#define rTxAGC_B_Ofdm18_Ofdm6_JAguar 0xe24186#define rTxAGC_B_Ofdm54_Ofdm24_JAguar 0xe28187#define rTxAGC_B_MCS3_MCS0_JAguar 0xe2c188#define rTxAGC_B_MCS7_MCS4_JAguar 0xe30189#define rTxAGC_B_MCS11_MCS8_JAguar 0xe34190#define rTxAGC_B_MCS15_MCS12_JAguar 0xe38191#define rTxAGC_B_Nss1Index3_Nss1Index0_JAguar 0xe3c192#define rTxAGC_B_Nss1Index7_Nss1Index4_JAguar 0xe40193#define rTxAGC_B_Nss2Index1_Nss1Index8_JAguar 0xe44194#define rTxAGC_B_Nss2Index5_Nss2Index2_JAguar 0xe48195#define rTxAGC_B_Nss2Index9_Nss2Index6_JAguar 0xe4c196#define bTxAGC_byte0_Jaguar 0xff197#define bTxAGC_byte1_Jaguar 0xff00198#define bTxAGC_byte2_Jaguar 0xff0000199#define bTxAGC_byte3_Jaguar 0xff000000200201/* IQK YN: temporaily mask this part202* #define rFPGA0_IQK 0xe28203* #define rTx_IQK_Tone_A 0xe30204* #define rRx_IQK_Tone_A 0xe34205* #define rTx_IQK_PI_A 0xe38206* #define rRx_IQK_PI_A 0xe3c */207208/* #define rTx_IQK 0xe40 */209/* #define rRx_IQK 0xe44 */210/* #define rIQK_AGC_Pts 0xe48 */211/* #define rIQK_AGC_Rsp 0xe4c */212/* #define rTx_IQK_Tone_B 0xe50 */213/* #define rRx_IQK_Tone_B 0xe54 */214/* #define rTx_IQK_PI_B 0xe58 */215/* #define rRx_IQK_PI_B 0xe5c */216/* #define rIQK_AGC_Cont 0xe60 */217218219/* AFE-related */220#define rA_AFEPwr1_Jaguar 0xc60 /* dynamic AFE power control */221#define rA_AFEPwr2_Jaguar 0xc64 /* dynamic AFE power control */222#define rA_Rx_WaitCCA_Tx_CCKRFON_Jaguar 0xc68223#define rA_Tx_CCKBBON_OFDMRFON_Jaguar 0xc6c224#define rA_Tx_OFDMBBON_Tx2Rx_Jaguar 0xc70225#define rA_Tx2Tx_RXCCK_Jaguar 0xc74226#define rA_Rx_OFDM_WaitRIFS_Jaguar 0xc78227#define rA_Rx2Rx_BT_Jaguar 0xc7c228#define rA_sleep_nav_Jaguar 0xc80229#define rA_pmpd_Jaguar 0xc84230#define rB_AFEPwr1_Jaguar 0xe60 /* dynamic AFE power control */231#define rB_AFEPwr2_Jaguar 0xe64 /* dynamic AFE power control */232#define rB_Rx_WaitCCA_Tx_CCKRFON_Jaguar 0xe68233#define rB_Tx_CCKBBON_OFDMRFON_Jaguar 0xe6c234#define rB_Tx_OFDMBBON_Tx2Rx_Jaguar 0xe70235#define rB_Tx2Tx_RXCCK_Jaguar 0xe74236#define rB_Rx_OFDM_WaitRIFS_Jaguar 0xe78237#define rB_Rx2Rx_BT_Jaguar 0xe7c238#define rB_sleep_nav_Jaguar 0xe80239#define rB_pmpd_Jaguar 0xe84240241242/* YN: mask these registers temporaily243* #define rTx_Power_Before_IQK_A 0xe94244* #define rTx_Power_After_IQK_A 0xe9c */245246/* #define rRx_Power_Before_IQK_A 0xea0 */247/* #define rRx_Power_Before_IQK_A_2 0xea4 */248/* #define rRx_Power_After_IQK_A 0xea8 */249/* #define rRx_Power_After_IQK_A_2 0xeac */250251/* #define rTx_Power_Before_IQK_B 0xeb4 */252/* #define rTx_Power_After_IQK_B 0xebc */253254/* #define rRx_Power_Before_IQK_B 0xec0 */255/* #define rRx_Power_Before_IQK_B_2 0xec4 */256/* #define rRx_Power_After_IQK_B 0xec8 */257/* #define rRx_Power_After_IQK_B_2 0xecc */258259260/* RSSI Dump */261#define rA_RSSIDump_Jaguar 0xBF0262#define rB_RSSIDump_Jaguar 0xBF1263#define rS1_RXevmDump_Jaguar 0xBF4264#define rS2_RXevmDump_Jaguar 0xBF5265#define rA_RXsnrDump_Jaguar 0xBF6266#define rB_RXsnrDump_Jaguar 0xBF7267#define rA_CfoShortDump_Jaguar 0xBF8268#define rB_CfoShortDump_Jaguar 0xBFA269#define rA_CfoLongDump_Jaguar 0xBEC270#define rB_CfoLongDump_Jaguar 0xBEE271272273/* RF Register274* */275#define RF_AC_Jaguar 0x00 /* */276#define RF_RF_Top_Jaguar 0x07 /* */277#define RF_TXLOK_Jaguar 0x08 /* */278#define RF_TXAPK_Jaguar 0x0B279#define RF_CHNLBW_Jaguar 0x18 /* RF channel and BW switch */280#define RF_RCK1_Jaguar 0x1c /* */281#define RF_RCK2_Jaguar 0x1d282#define RF_RCK3_Jaguar 0x1e283#define RF_ModeTableAddr 0x30284#define RF_ModeTableData0 0x31285#define RF_ModeTableData1 0x32286#define RF_TxLCTank_Jaguar 0x54287#define RF_APK_Jaguar 0x63288#define RF_LCK 0xB4289#define RF_WeLut_Jaguar 0xEF290291#define bRF_CHNLBW_MOD_AG_Jaguar 0x70300292#define bRF_CHNLBW_BW 0xc00293294295/*296* RL6052 Register definition297* */298#define RF_AC 0x00 /* */299#define RF_IPA_A 0x0C /* */300#define RF_TXBIAS_A 0x0D301#define RF_BS_PA_APSET_G9_G11 0x0E302#define RF_MODE1 0x10 /* */303#define RF_MODE2 0x11 /* */304#define RF_CHNLBW 0x18 /* RF channel and BW switch */305#define RF_RCK_OS 0x30 /* RF TX PA control */306#define RF_TXPA_G1 0x31 /* RF TX PA control */307#define RF_TXPA_G2 0x32 /* RF TX PA control */308#define RF_TXPA_G3 0x33 /* RF TX PA control */309#define RF_0x52 0x52310#define RF_WE_LUT 0xEF311312#define RF_TX_GAIN_OFFSET_8812A(_val) ((abs((_val)) << 1) | (((_val) > 0) ? BIT0 : 0))313#define RF_TX_GAIN_OFFSET_8821A(_val) ((abs((_val)) << 1) | (((_val) > 0) ? BIT0 : 0))314315/*316* Bit Mask317*318* 1. Page1(0x100) */319#define bBBResetB 0x100 /* Useless now? */320#define bGlobalResetB 0x200321#define bOFDMTxStart 0x4322#define bCCKTxStart 0x8323#define bCRC32Debug 0x100324#define bPMACLoopback 0x10325#define bTxLSIG 0xffffff326#define bOFDMTxRate 0xf327#define bOFDMTxReserved 0x10328#define bOFDMTxLength 0x1ffe0329#define bOFDMTxParity 0x20000330#define bTxHTSIG1 0xffffff331#define bTxHTMCSRate 0x7f332#define bTxHTBW 0x80333#define bTxHTLength 0xffff00334#define bTxHTSIG2 0xffffff335#define bTxHTSmoothing 0x1336#define bTxHTSounding 0x2337#define bTxHTReserved 0x4338#define bTxHTAggreation 0x8339#define bTxHTSTBC 0x30340#define bTxHTAdvanceCoding 0x40341#define bTxHTShortGI 0x80342#define bTxHTNumberHT_LTF 0x300343#define bTxHTCRC8 0x3fc00344#define bCounterReset 0x10000345#define bNumOfOFDMTx 0xffff346#define bNumOfCCKTx 0xffff0000347#define bTxIdleInterval 0xffff348#define bOFDMService 0xffff0000349#define bTxMACHeader 0xffffffff350#define bTxDataInit 0xff351#define bTxHTMode 0x100352#define bTxDataType 0x30000353#define bTxRandomSeed 0xffffffff354#define bCCKTxPreamble 0x1355#define bCCKTxSFD 0xffff0000356#define bCCKTxSIG 0xff357#define bCCKTxService 0xff00358#define bCCKLengthExt 0x8000359#define bCCKTxLength 0xffff0000360#define bCCKTxCRC16 0xffff361#define bCCKTxStatus 0x1362#define bOFDMTxStatus 0x2363364365/*366* 1. PMAC duplicate register due to connection: RF_Mode, TRxRN, NumOf L-STF367* 1. Page1(0x100)368* */369#define rPMAC_Reset 0x100370#define rPMAC_TxStart 0x104371#define rPMAC_TxLegacySIG 0x108372#define rPMAC_TxHTSIG1 0x10c373#define rPMAC_TxHTSIG2 0x110374#define rPMAC_PHYDebug 0x114375#define rPMAC_TxPacketNum 0x118376#define rPMAC_TxIdle 0x11c377#define rPMAC_TxMACHeader0 0x120378#define rPMAC_TxMACHeader1 0x124379#define rPMAC_TxMACHeader2 0x128380#define rPMAC_TxMACHeader3 0x12c381#define rPMAC_TxMACHeader4 0x130382#define rPMAC_TxMACHeader5 0x134383#define rPMAC_TxDataType 0x138384#define rPMAC_TxRandomSeed 0x13c385#define rPMAC_CCKPLCPPreamble 0x140386#define rPMAC_CCKPLCPHeader 0x144387#define rPMAC_CCKCRC16 0x148388#define rPMAC_OFDMRxCRC32OK 0x170389#define rPMAC_OFDMRxCRC32Er 0x174390#define rPMAC_OFDMRxParityEr 0x178391#define rPMAC_OFDMRxCRC8Er 0x17c392#define rPMAC_CCKCRxRC16Er 0x180393#define rPMAC_CCKCRxRC32Er 0x184394#define rPMAC_CCKCRxRC32OK 0x188395#define rPMAC_TxStatus 0x18c396397/*398* 3. Page8(0x800)399* */400#define rFPGA0_RFMOD 0x800 /* RF mode & CCK TxSC */ /* RF BW Setting?? */401402#define rFPGA0_TxInfo 0x804 /* Status report?? */403#define rFPGA0_PSDFunction 0x808404#define rFPGA0_TxGainStage 0x80c /* Set TX PWR init gain? */405406#define rFPGA0_XA_HSSIParameter1 0x820 /* RF 3 wire register */407#define rFPGA0_XA_HSSIParameter2 0x824408#define rFPGA0_XB_HSSIParameter1 0x828409#define rFPGA0_XB_HSSIParameter2 0x82c410411#define rFPGA0_XAB_SwitchControl 0x858 /* RF Channel switch */412#define rFPGA0_XCD_SwitchControl 0x85c413414#define rFPGA0_XAB_RFParameter 0x878 /* RF Parameter */415#define rFPGA0_XCD_RFParameter 0x87c416417#define rFPGA0_AnalogParameter1 0x880 /* Crystal cap setting RF-R/W protection for parameter4?? */418#define rFPGA0_AnalogParameter2 0x884419#define rFPGA0_AnalogParameter3 0x888420#define rFPGA0_AdDaClockEn 0x888 /* enable ad/da clock1 for dual-phy */421#define rFPGA0_AnalogParameter4 0x88c422#define rFPGA0_XB_LSSIReadBack 0x8a4423#define rFPGA0_XCD_RFPara 0x8b4424425/*426* 4. Page9(0x900)427* */428#define rFPGA1_RFMOD 0x900 /* RF mode & OFDM TxSC */ /* RF BW Setting?? */429430#define rFPGA1_TxBlock 0x904 /* Useless now */431#define rFPGA1_DebugSelect 0x908 /* Useless now */432#define rFPGA1_TxInfo 0x90c /* Useless now */ /* Status report?? */433434/*435* PageA(0xA00)436* */437#define rCCK0_System 0xa00438#define rCCK0_AFESetting 0xa04 /* Disable init gain now */ /* Select RX path by RSSI */439#define rCCK0_DSPParameter2 0xa1c /* SQ threshold */440#define rCCK0_TxFilter1 0xa20441#define rCCK0_TxFilter2 0xa24442#define rCCK0_DebugPort 0xa28 /* debug port and Tx filter3 */443#define rCCK0_FalseAlarmReport 0xa2c /* 0xa2d useless now 0xa30-a4f channel report */444445/*446* PageB(0xB00)447* */448#define rPdp_AntA 0xb00449#define rPdp_AntA_4 0xb04450#define rConfig_Pmpd_AntA 0xb28451#define rConfig_AntA 0xb68452#define rConfig_AntB 0xb6c453#define rPdp_AntB 0xb70454#define rPdp_AntB_4 0xb74455#define rConfig_Pmpd_AntB 0xb98456#define rAPK 0xbd8457458/*459* 6. PageC(0xC00)460* */461#define rOFDM0_LSTF 0xc00462463#define rOFDM0_TRxPathEnable 0xc04464#define rOFDM0_TRMuxPar 0xc08465#define rOFDM0_TRSWIsolation 0xc0c466467#define rOFDM0_XARxAFE 0xc10 /* RxIQ DC offset, Rx digital filter, DC notch filter */468#define rOFDM0_XARxIQImbalance 0xc14 /* RxIQ imblance matrix */469#define rOFDM0_XBRxAFE 0xc18470#define rOFDM0_XBRxIQImbalance 0xc1c471#define rOFDM0_XCRxAFE 0xc20472#define rOFDM0_XCRxIQImbalance 0xc24473#define rOFDM0_XDRxAFE 0xc28474#define rOFDM0_XDRxIQImbalance 0xc2c475476#define rOFDM0_RxDetector1 0xc30 /* PD, BW & SBD */ /* DM tune init gain */477#define rOFDM0_RxDetector2 0xc34 /* SBD & Fame Sync. */478#define rOFDM0_RxDetector3 0xc38 /* Frame Sync. */479#define rOFDM0_RxDetector4 0xc3c /* PD, SBD, Frame Sync & Short-GI */480481#define rOFDM0_RxDSP 0xc40 /* Rx Sync Path */482#define rOFDM0_CFOandDAGC 0xc44 /* CFO & DAGC */483#define rOFDM0_CCADropThreshold 0xc48 /* CCA Drop threshold */484#define rOFDM0_ECCAThreshold 0xc4c /* energy CCA */485486#define rOFDM0_XAAGCCore1 0xc50 /* DIG */487#define rOFDM0_XAAGCCore2 0xc54488#define rOFDM0_XBAGCCore1 0xc58489#define rOFDM0_XBAGCCore2 0xc5c490#define rOFDM0_XCAGCCore1 0xc60491#define rOFDM0_XCAGCCore2 0xc64492#define rOFDM0_XDAGCCore1 0xc68493#define rOFDM0_XDAGCCore2 0xc6c494495#define rOFDM0_AGCParameter1 0xc70496#define rOFDM0_AGCParameter2 0xc74497#define rOFDM0_AGCRSSITable 0xc78498#define rOFDM0_HTSTFAGC 0xc7c499500#define rOFDM0_XATxIQImbalance 0xc80 /* TX PWR TRACK and DIG */501#define rOFDM0_XATxAFE 0xc84502#define rOFDM0_XBTxIQImbalance 0xc88503#define rOFDM0_XBTxAFE 0xc8c504#define rOFDM0_XCTxIQImbalance 0xc90505#define rOFDM0_XCTxAFE 0xc94506#define rOFDM0_XDTxIQImbalance 0xc98507#define rOFDM0_XDTxAFE 0xc9c508509#define rOFDM0_RxIQExtAnta 0xca0510#define rOFDM0_TxCoeff1 0xca4511#define rOFDM0_TxCoeff2 0xca8512#define rOFDM0_TxCoeff3 0xcac513#define rOFDM0_TxCoeff4 0xcb0514#define rOFDM0_TxCoeff5 0xcb4515#define rOFDM0_TxCoeff6 0xcb8516#define rOFDM0_RxHPParameter 0xce0517#define rOFDM0_TxPseudoNoiseWgt 0xce4518#define rOFDM0_FrameSync 0xcf0519#define rOFDM0_DFSReport 0xcf4520521/*522* 7. PageD(0xD00)523* */524#define rOFDM1_LSTF 0xd00525#define rOFDM1_TRxPathEnable 0xd04526527/*528* 8. PageE(0xE00)529* */530#define rTxAGC_A_Rate18_06 0xe00531#define rTxAGC_A_Rate54_24 0xe04532#define rTxAGC_A_CCK1_Mcs32 0xe08533#define rTxAGC_A_Mcs03_Mcs00 0xe10534#define rTxAGC_A_Mcs07_Mcs04 0xe14535#define rTxAGC_A_Mcs11_Mcs08 0xe18536#define rTxAGC_A_Mcs15_Mcs12 0xe1c537538#define rTxAGC_B_Rate18_06 0x830539#define rTxAGC_B_Rate54_24 0x834540#define rTxAGC_B_CCK1_55_Mcs32 0x838541#define rTxAGC_B_Mcs03_Mcs00 0x83c542#define rTxAGC_B_Mcs07_Mcs04 0x848543#define rTxAGC_B_Mcs11_Mcs08 0x84c544#define rTxAGC_B_Mcs15_Mcs12 0x868545#define rTxAGC_B_CCK11_A_CCK2_11 0x86c546547#define rFPGA0_IQK 0xe28548#define rTx_IQK_Tone_A 0xe30549#define rRx_IQK_Tone_A 0xe34550#define rTx_IQK_PI_A 0xe38551#define rRx_IQK_PI_A 0xe3c552553#define rTx_IQK 0xe40554#define rRx_IQK 0xe44555#define rIQK_AGC_Pts 0xe48556#define rIQK_AGC_Rsp 0xe4c557#define rTx_IQK_Tone_B 0xe50558#define rRx_IQK_Tone_B 0xe54559#define rTx_IQK_PI_B 0xe58560#define rRx_IQK_PI_B 0xe5c561#define rIQK_AGC_Cont 0xe60562563#define rBlue_Tooth 0xe6c564#define rRx_Wait_CCA 0xe70565#define rTx_CCK_RFON 0xe74566#define rTx_CCK_BBON 0xe78567#define rTx_OFDM_RFON 0xe7c568#define rTx_OFDM_BBON 0xe80569#define rTx_To_Rx 0xe84570#define rTx_To_Tx 0xe88571#define rRx_CCK 0xe8c572573#define rTx_Power_Before_IQK_A 0xe94574#define rTx_Power_After_IQK_A 0xe9c575576#define rRx_Power_Before_IQK_A 0xea0577#define rRx_Power_Before_IQK_A_2 0xea4578#define rRx_Power_After_IQK_A 0xea8579#define rRx_Power_After_IQK_A_2 0xeac580581#define rTx_Power_Before_IQK_B 0xeb4582#define rTx_Power_After_IQK_B 0xebc583584#define rRx_Power_Before_IQK_B 0xec0585#define rRx_Power_Before_IQK_B_2 0xec4586#define rRx_Power_After_IQK_B 0xec8587#define rRx_Power_After_IQK_B_2 0xecc588589#define rRx_OFDM 0xed0590#define rRx_Wait_RIFS 0xed4591#define rRx_TO_Rx 0xed8592#define rStandby 0xedc593#define rSleep 0xee0594#define rPMPD_ANAEN 0xeec595596597/* 2. Page8(0x800) */598#define bRFMOD 0x1 /* Reg 0x800 rFPGA0_RFMOD */599#define bJapanMode 0x2600#define bCCKTxSC 0x30601#define bCCKEn 0x1000000602#define bOFDMEn 0x2000000603#define bXBTxAGC 0xf00 /* Reg 80c rFPGA0_TxGainStage */604#define bXCTxAGC 0xf000605#define bXDTxAGC 0xf0000606607/* 4. PageA(0xA00) */608#define bCCKBBMode 0x3 /* Useless */609#define bCCKTxPowerSaving 0x80610#define bCCKRxPowerSaving 0x40611612#define bCCKSideBand 0x10 /* Reg 0xa00 rCCK0_System 20/40 switch */613614#define bCCKScramble 0x8 /* Useless */615#define bCCKAntDiversity 0x8000616#define bCCKCarrierRecovery 0x4000617#define bCCKTxRate 0x3000618#define bCCKDCCancel 0x0800619#define bCCKISICancel 0x0400620#define bCCKMatchFilter 0x0200621#define bCCKEqualizer 0x0100622#define bCCKPreambleDetect 0x800000623#define bCCKFastFalseCCA 0x400000624#define bCCKChEstStart 0x300000625#define bCCKCCACount 0x080000626#define bCCKcs_lim 0x070000627#define bCCKBistMode 0x80000000628#define bCCKCCAMask 0x40000000629#define bCCKTxDACPhase 0x4630#define bCCKRxADCPhase 0x20000000 /* r_rx_clk */631#define bCCKr_cp_mode0 0x0100632#define bCCKTxDCOffset 0xf0633#define bCCKRxDCOffset 0xf634#define bCCKCCAMode 0xc000635#define bCCKFalseCS_lim 0x3f00636#define bCCKCS_ratio 0xc00000637#define bCCKCorgBit_sel 0x300000638#define bCCKPD_lim 0x0f0000639#define bCCKNewCCA 0x80000000640#define bCCKRxHPofIG 0x8000641#define bCCKRxIG 0x7f00642#define bCCKLNAPolarity 0x800000643#define bCCKRx1stGain 0x7f0000644#define bCCKRFExtend 0x20000000 /* CCK Rx Iinital gain polarity */645#define bCCKRxAGCSatLevel 0x1f000000646#define bCCKRxAGCSatCount 0xe0647#define bCCKRxRFSettle 0x1f /* AGCsamp_dly */648#define bCCKFixedRxAGC 0x8000649/* #define bCCKRxAGCFormat 0x4000 */ /* remove to HSSI register 0x824 */650#define bCCKAntennaPolarity 0x2000651#define bCCKTxFilterType 0x0c00652#define bCCKRxAGCReportType 0x0300653#define bCCKRxDAGCEn 0x80000000654#define bCCKRxDAGCPeriod 0x20000000655#define bCCKRxDAGCSatLevel 0x1f000000656#define bCCKTimingRecovery 0x800000657#define bCCKTxC0 0x3f0000658#define bCCKTxC1 0x3f000000659#define bCCKTxC2 0x3f660#define bCCKTxC3 0x3f00661#define bCCKTxC4 0x3f0000662#define bCCKTxC5 0x3f000000663#define bCCKTxC6 0x3f664#define bCCKTxC7 0x3f00665#define bCCKDebugPort 0xff0000666#define bCCKDACDebug 0x0f000000667#define bCCKFalseAlarmEnable 0x8000668#define bCCKFalseAlarmRead 0x4000669#define bCCKTRSSI 0x7f670#define bCCKRxAGCReport 0xfe671#define bCCKRxReport_AntSel 0x80000000672#define bCCKRxReport_MFOff 0x40000000673#define bCCKRxRxReport_SQLoss 0x20000000674#define bCCKRxReport_Pktloss 0x10000000675#define bCCKRxReport_Lockedbit 0x08000000676#define bCCKRxReport_RateError 0x04000000677#define bCCKRxReport_RxRate 0x03000000678#define bCCKRxFACounterLower 0xff679#define bCCKRxFACounterUpper 0xff000000680#define bCCKRxHPAGCStart 0xe000681#define bCCKRxHPAGCFinal 0x1c00682#define bCCKRxFalseAlarmEnable 0x8000683#define bCCKFACounterFreeze 0x4000684#define bCCKTxPathSel 0x10000000685#define bCCKDefaultRxPath 0xc000000686#define bCCKOptionRxPath 0x3000000687688/* 6. PageE(0xE00) */689#define bSTBCEn 0x4 /* Useless */690#define bAntennaMapping 0x10691#define bNss 0x20692#define bCFOAntSumD 0x200693#define bPHYCounterReset 0x8000000694#define bCFOReportGet 0x4000000695#define bOFDMContinueTx 0x10000000696#define bOFDMSingleCarrier 0x20000000697#define bOFDMSingleTone 0x40000000698699700/*701* Other Definition702* */703704#define bEnable 0x1 /* Useless */705#define bDisable 0x0706707/* byte endable for srwrite */708#define bByte0 0x1 /* Useless */709#define bByte1 0x2710#define bByte2 0x4711#define bByte3 0x8712#define bWord0 0x3713#define bWord1 0xc714#define bDWord 0xf715716/* for PutRegsetting & GetRegSetting BitMask */717#define bMaskByte0 0xff /* Reg 0xc50 rOFDM0_XAAGCCore~0xC6f */718#define bMaskByte1 0xff00719#define bMaskByte2 0xff0000720#define bMaskByte3 0xff000000721#define bMaskHWord 0xffff0000722#define bMaskLWord 0x0000ffff723#define bMaskDWord 0xffffffff724#define bMaskH3Bytes 0xffffff00725#define bMask12Bits 0xfff726#define bMaskH4Bits 0xf0000000727#define bMaskOFDM_D 0xffc00000728#define bMaskCCK 0x3f3f3f3f729730731/*--------------------------Define Parameters-------------------------------*/732733734#endif735736737