/* SPDX-License-Identifier: GPL-2.0 */1/*2* linux/arch/alpha/kernel/pci_impl.h3*4* This file contains declarations and inline functions for interfacing5* with the PCI initialization routines.6*/78struct pci_dev;9struct pci_controller;10struct pci_iommu_arena;1112/*13* We can't just blindly use 64K for machines with EISA busses; they14* may also have PCI-PCI bridges present, and then we'd configure the15* bridge incorrectly.16*17* Also, we start at 0x8000 or 0x9000, in hopes to get all devices'18* IO space areas allocated *before* 0xC000; this is because certain19* BIOSes (Millennium for one) use PCI Config space "mechanism #2"20* accesses to probe the bus. If a device's registers appear at 0xC000,21* it may see an INx/OUTx at that address during BIOS emulation of the22* VGA BIOS, and some cards, notably Adaptec 2940UW, take mortal offense.23*/2425#define EISA_DEFAULT_IO_BASE 0x9000 /* start above 8th slot */26#define DEFAULT_IO_BASE 0x8000 /* start at 8th slot */2728/*29* We try to make the DEFAULT_MEM_BASE addresses *always* have more than30* a single bit set. This is so that devices like the broken Myrinet card31* will always have a PCI memory address that will never match a IDSEL32* address in PCI Config space, which can cause problems with early rev cards.33*/3435/*36* An XL is AVANTI (APECS) family, *but* it has only 27 bits of ISA address37* that get passed through the PCI<->ISA bridge chip. Although this causes38* us to set the PCI->Mem window bases lower than normal, we still allocate39* PCI bus devices' memory addresses *below* the low DMA mapping window,40* and hope they fit below 64Mb (to avoid conflicts), and so that they can41* be accessed via SPARSE space.42*43* We accept the risk that a broken Myrinet card will be put into a true XL44* and thus can more easily run into the problem described below.45*/46#define XL_DEFAULT_MEM_BASE ((16+2)*1024*1024) /* 16M to 64M-1 is avail */4748/*49* APECS and LCA have only 34 bits for physical addresses, thus limiting PCI50* bus memory addresses for SPARSE access to be less than 128Mb.51*/52#define APECS_AND_LCA_DEFAULT_MEM_BASE ((16+2)*1024*1024)5354/*55* Because MCPCIA and T2 core logic support more bits for56* physical addresses, they should allow an expanded range of SPARSE57* memory addresses. However, we do not use them all, in order to58* avoid the HAE manipulation that would be needed.59*/60#define MCPCIA_DEFAULT_MEM_BASE ((32+2)*1024*1024)61#define T2_DEFAULT_MEM_BASE ((16+1)*1024*1024)6263/*64* Because CIA and PYXIS have more bits for physical addresses,65* they support an expanded range of SPARSE memory addresses.66*/67#define DEFAULT_MEM_BASE ((128+16)*1024*1024)6869/* ??? Experimenting with no HAE for CIA. */70#define CIA_DEFAULT_MEM_BASE ((32+2)*1024*1024)7172#define IRONGATE_DEFAULT_MEM_BASE ((256*8-16)*1024*1024)7374#define DEFAULT_AGP_APER_SIZE (64*1024*1024)7576/*77* A small note about bridges and interrupts. The DECchip 21050 (and78* later) adheres to the PCI-PCI bridge specification. This says that79* the interrupts on the other side of a bridge are swizzled in the80* following manner:81*82* Dev Interrupt Interrupt83* Pin on Pin on84* Device Connector85*86* 4 A A87* B B88* C C89* D D90*91* 5 A B92* B C93* C D94* D A95*96* 6 A C97* B D98* C A99* D B100*101* 7 A D102* B A103* C B104* D C105*106* Where A = pin 1, B = pin 2 and so on and pin=0 = default = A.107* Thus, each swizzle is ((pin-1) + (device#-4)) % 4108*109* pci_swizzle_interrupt_pin() swizzles for exactly one bridge. The routine110* pci_common_swizzle() handles multiple bridges. But there are a111* couple boards that do strange things.112*/113114115/* The following macro is used to implement the table-based irq mapping116function for all single-bus Alphas. */117118#define COMMON_TABLE_LOOKUP \119({ long _ctl_ = -1; \120if (slot >= min_idsel && slot <= max_idsel && pin < irqs_per_slot) \121_ctl_ = irq_tab[slot - min_idsel][pin]; \122_ctl_; })123124125/* A PCI IOMMU allocation arena. There are typically two of these126regions per bus. */127/* ??? The 8400 has a 32-byte pte entry, and the entire table apparently128lives directly on the host bridge (no tlb?). We don't support this129machine, but if we ever did, we'd need to parameterize all this quite130a bit further. Probably with per-bus operation tables. */131132struct pci_iommu_arena133{134spinlock_t lock;135struct pci_controller *hose;136#define IOMMU_INVALID_PTE 0x2 /* 32:63 bits MBZ */137#define IOMMU_RESERVED_PTE 0xface138unsigned long *ptes;139dma_addr_t dma_base;140unsigned int size;141unsigned int next_entry;142unsigned int align_entry;143};144145#if defined(CONFIG_ALPHA_SRM) && defined(CONFIG_ALPHA_CIA)146# define NEED_SRM_SAVE_RESTORE147#else148# undef NEED_SRM_SAVE_RESTORE149#endif150151#if defined(CONFIG_ALPHA_GENERIC) || defined(NEED_SRM_SAVE_RESTORE)152# define ALPHA_RESTORE_SRM_SETUP153#else154# undef ALPHA_RESTORE_SRM_SETUP155#endif156157#ifdef ALPHA_RESTORE_SRM_SETUP158extern void pci_restore_srm_config(void);159#else160#define pci_restore_srm_config() do {} while (0)161#endif162163/* The hose list. */164extern struct pci_controller *hose_head, **hose_tail;165extern struct pci_controller *pci_isa_hose;166167extern unsigned long alpha_agpgart_size;168169extern void common_init_pci(void);170#define common_swizzle pci_common_swizzle171extern struct pci_controller *alloc_pci_controller(void);172extern struct resource *alloc_resource(void);173174extern struct pci_iommu_arena *iommu_arena_new_node(int,175struct pci_controller *,176dma_addr_t, unsigned long,177unsigned long);178extern struct pci_iommu_arena *iommu_arena_new(struct pci_controller *,179dma_addr_t, unsigned long,180unsigned long);181extern const char *const pci_io_names[];182extern const char *const pci_mem_names[];183extern const char pci_hae0_name[];184185extern unsigned long size_for_memory(unsigned long max);186187extern int iommu_reserve(struct pci_iommu_arena *, long, long);188extern int iommu_release(struct pci_iommu_arena *, long, long);189extern int iommu_bind(struct pci_iommu_arena *, long, long, struct page **);190extern int iommu_unbind(struct pci_iommu_arena *, long, long);191192193194195