/* SPDX-License-Identifier: GPL-2.0-only */1/*2* Copyright (C) 2003-2005 SAN People3*4* Debugging macro include header5*/67#define AT91_DBGU_SR (0x14) /* Status Register */8#define AT91_DBGU_THR (0x1c) /* Transmitter Holding Register */9#define AT91_DBGU_TXRDY (1 << 1) /* Transmitter Ready */10#define AT91_DBGU_TXEMPTY (1 << 9) /* Transmitter Empty */1112.macro addruart, rp, rv, tmp13ldr \rp, =CONFIG_DEBUG_UART_PHYS @ System peripherals (phys address)14ldr \rv, =CONFIG_DEBUG_UART_VIRT @ System peripherals (virt address)15.endm1617.macro senduart,rd,rx18strb \rd, [\rx, #(AT91_DBGU_THR)] @ Write to Transmitter Holding Register19.endm2021.macro waituarttxrdy,rd,rx221001: ldr \rd, [\rx, #(AT91_DBGU_SR)] @ Read Status Register23tst \rd, #AT91_DBGU_TXRDY @ DBGU_TXRDY = 1 when ready to transmit24beq 1001b25.endm2627.macro waituartcts,rd,rx28.endm2930.macro busyuart,rd,rx311001: ldr \rd, [\rx, #(AT91_DBGU_SR)] @ Read Status Register32tst \rd, #AT91_DBGU_TXEMPTY @ DBGU_TXEMPTY = 1 when transmission complete33beq 1001b34.endm35363738