Path: blob/master/arch/arm/mach-omap1/ams-delta-fiq-handler.S
26292 views
/* SPDX-License-Identifier: GPL-2.0-only */1/*2* linux/arch/arm/mach-omap1/ams-delta-fiq-handler.S3*4* Based on linux/arch/arm/lib/floppydma.S5* Renamed and modified to work with 2.6 kernel by Matt Callow6* Copyright (C) 1995, 1996 Russell King7* Copyright (C) 2004 Pete Trapps8* Copyright (C) 2006 Matt Callow9* Copyright (C) 2010 Janusz Krzysztofik10*/1112#include <linux/linkage.h>13#include <linux/platform_data/ams-delta-fiq.h>14#include <linux/platform_data/gpio-omap.h>15#include <linux/soc/ti/omap1-io.h>1617#include <asm/assembler.h>18#include <asm/irq.h>1920#include "hardware.h"21#include "ams-delta-fiq.h"22#include "board-ams-delta.h"23#include "iomap.h"2425/*26* OMAP1510 GPIO related symbol copied from arch/arm/mach-omap1/gpio15xx.c.27* Unfortunately, it was not placed in a separate header file.28*/29#define OMAP1510_GPIO_BASE 0xFFFCE0003031/* GPIO register bitmasks */32#define KEYBRD_DATA_MASK (0x1 << AMS_DELTA_GPIO_PIN_KEYBRD_DATA)33#define KEYBRD_CLK_MASK (0x1 << AMS_DELTA_GPIO_PIN_KEYBRD_CLK)34#define MODEM_IRQ_MASK (0x1 << AMS_DELTA_GPIO_PIN_MODEM_IRQ)35#define HOOK_SWITCH_MASK (0x1 << AMS_DELTA_GPIO_PIN_HOOK_SWITCH)36#define OTHERS_MASK (MODEM_IRQ_MASK | HOOK_SWITCH_MASK)3738/* IRQ handler register bitmasks */39#define DEFERRED_FIQ_MASK OMAP_IRQ_BIT(INT_DEFERRED_FIQ)40#define GPIO_BANK1_MASK OMAP_IRQ_BIT(INT_GPIO_BANK1)4142/* Driver buffer byte offsets */43#define BUF_MASK (FIQ_MASK * 4)44#define BUF_STATE (FIQ_STATE * 4)45#define BUF_KEYS_CNT (FIQ_KEYS_CNT * 4)46#define BUF_TAIL_OFFSET (FIQ_TAIL_OFFSET * 4)47#define BUF_HEAD_OFFSET (FIQ_HEAD_OFFSET * 4)48#define BUF_BUF_LEN (FIQ_BUF_LEN * 4)49#define BUF_KEY (FIQ_KEY * 4)50#define BUF_MISSED_KEYS (FIQ_MISSED_KEYS * 4)51#define BUF_BUFFER_START (FIQ_BUFFER_START * 4)52#define BUF_GPIO_INT_MASK (FIQ_GPIO_INT_MASK * 4)53#define BUF_KEYS_HICNT (FIQ_KEYS_HICNT * 4)54#define BUF_IRQ_PEND (FIQ_IRQ_PEND * 4)55#define BUF_SIR_CODE_L1 (FIQ_SIR_CODE_L1 * 4)56#define BUF_SIR_CODE_L2 (IRQ_SIR_CODE_L2 * 4)57#define BUF_CNT_INT_00 (FIQ_CNT_INT_00 * 4)58#define BUF_CNT_INT_KEY (FIQ_CNT_INT_KEY * 4)59#define BUF_CNT_INT_MDM (FIQ_CNT_INT_MDM * 4)60#define BUF_CNT_INT_03 (FIQ_CNT_INT_03 * 4)61#define BUF_CNT_INT_HSW (FIQ_CNT_INT_HSW * 4)62#define BUF_CNT_INT_05 (FIQ_CNT_INT_05 * 4)63#define BUF_CNT_INT_06 (FIQ_CNT_INT_06 * 4)64#define BUF_CNT_INT_07 (FIQ_CNT_INT_07 * 4)65#define BUF_CNT_INT_08 (FIQ_CNT_INT_08 * 4)66#define BUF_CNT_INT_09 (FIQ_CNT_INT_09 * 4)67#define BUF_CNT_INT_10 (FIQ_CNT_INT_10 * 4)68#define BUF_CNT_INT_11 (FIQ_CNT_INT_11 * 4)69#define BUF_CNT_INT_12 (FIQ_CNT_INT_12 * 4)70#define BUF_CNT_INT_13 (FIQ_CNT_INT_13 * 4)71#define BUF_CNT_INT_14 (FIQ_CNT_INT_14 * 4)72#define BUF_CNT_INT_15 (FIQ_CNT_INT_15 * 4)73#define BUF_CIRC_BUFF (FIQ_CIRC_BUFF * 4)747576/*77* Register usage78* r8 - temporary79* r9 - the driver buffer80* r10 - temporary81* r11 - interrupts mask82* r12 - base pointers83* r13 - interrupts status84*/8586.text8788.global qwerty_fiqin_end8990ENTRY(qwerty_fiqin_start)91@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@92@ FIQ intrrupt handler93ldr r12, omap_ih1_base @ set pointer to level1 handler9495ldr r11, [r12, #IRQ_MIR_REG_OFFSET] @ fetch interrupts mask9697ldr r13, [r12, #IRQ_ITR_REG_OFFSET] @ fetch interrupts status98bics r13, r13, r11 @ clear masked - any left?99beq exit @ none - spurious FIQ? exit100101ldr r10, [r12, #IRQ_SIR_FIQ_REG_OFFSET] @ get requested interrupt number102103mov r8, #2 @ reset FIQ agreement104str r8, [r12, #IRQ_CONTROL_REG_OFFSET]105106cmp r10, #(INT_GPIO_BANK1 - NR_IRQS_LEGACY) @ is it GPIO interrupt?107beq gpio @ yes - process it108109mov r8, #1110orr r8, r11, r8, lsl r10 @ mask spurious interrupt111str r8, [r12, #IRQ_MIR_REG_OFFSET]112exit:113subs pc, lr, #4 @ return from FIQ114@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@115116117@@@@@@@@@@@@@@@@@@@@@@@@@@@118gpio: @ GPIO bank interrupt handler119ldr r12, omap1510_gpio_base @ set base pointer to GPIO bank120121ldr r11, [r12, #OMAP1510_GPIO_INT_MASK] @ fetch GPIO interrupts mask122restart:123ldr r13, [r12, #OMAP1510_GPIO_INT_STATUS] @ fetch status bits124bics r13, r13, r11 @ clear masked - any left?125beq exit @ no - spurious interrupt? exit126127orr r11, r11, r13 @ mask all requested interrupts128str r11, [r12, #OMAP1510_GPIO_INT_MASK]129130str r13, [r12, #OMAP1510_GPIO_INT_STATUS] @ ack all requested interrupts131132ands r10, r13, #KEYBRD_CLK_MASK @ extract keyboard status - set?133beq hksw @ no - try next source134135136@@@@@@@@@@@@@@@@@@@@@@137@ Keyboard clock FIQ mode interrupt handler138@ r10 now contains KEYBRD_CLK_MASK, use it139bic r11, r11, r10 @ unmask it140str r11, [r12, #OMAP1510_GPIO_INT_MASK]141142@ Process keyboard data143ldr r8, [r12, #OMAP1510_GPIO_DATA_INPUT] @ fetch GPIO input144145ldr r10, [r9, #BUF_STATE] @ fetch kbd interface state146cmp r10, #0 @ are we expecting start bit?147bne data @ no - go to data processing148149ands r8, r8, #KEYBRD_DATA_MASK @ check start bit - detected?150beq hksw @ no - try next source151152@ r8 contains KEYBRD_DATA_MASK, use it153str r8, [r9, #BUF_STATE] @ enter data processing state154@ r10 already contains 0, reuse it155str r10, [r9, #BUF_KEY] @ clear keycode156mov r10, #2 @ reset input bit mask157str r10, [r9, #BUF_MASK]158159@ Mask other GPIO line interrupts till key done160str r11, [r9, #BUF_GPIO_INT_MASK] @ save mask for later restore161mvn r11, #KEYBRD_CLK_MASK @ prepare all except kbd mask162str r11, [r12, #OMAP1510_GPIO_INT_MASK] @ store into the mask register163164b restart @ restart165166data: ldr r10, [r9, #BUF_MASK] @ fetch current input bit mask167168@ r8 still contains GPIO input bits169ands r8, r8, #KEYBRD_DATA_MASK @ is keyboard data line low?170ldreq r8, [r9, #BUF_KEY] @ yes - fetch collected so far,171orreq r8, r8, r10 @ set 1 at current mask position172streq r8, [r9, #BUF_KEY] @ and save back173174mov r10, r10, lsl #1 @ shift mask left175bics r10, r10, #0x800 @ have we got all the bits?176strne r10, [r9, #BUF_MASK] @ not yet - store the mask177bne restart @ and restart178179@ r10 already contains 0, reuse it180str r10, [r9, #BUF_STATE] @ reset state to start181182@ Key done - restore interrupt mask183ldr r10, [r9, #BUF_GPIO_INT_MASK] @ fetch saved mask184and r11, r11, r10 @ unmask all saved as unmasked185str r11, [r12, #OMAP1510_GPIO_INT_MASK] @ restore into the mask register186187@ Try appending the keycode to the circular buffer188ldr r10, [r9, #BUF_KEYS_CNT] @ get saved keystrokes count189ldr r8, [r9, #BUF_BUF_LEN] @ get buffer size190cmp r10, r8 @ is buffer full?191beq hksw @ yes - key lost, next source192193add r10, r10, #1 @ incremet keystrokes counter194str r10, [r9, #BUF_KEYS_CNT]195196ldr r10, [r9, #BUF_TAIL_OFFSET] @ get buffer tail offset197@ r8 already contains buffer size198cmp r10, r8 @ end of buffer?199moveq r10, #0 @ yes - rewind to buffer start200201ldr r12, [r9, #BUF_BUFFER_START] @ get buffer start address202add r12, r12, r10, LSL #2 @ calculate buffer tail address203ldr r8, [r9, #BUF_KEY] @ get last keycode204str r8, [r12] @ append it to the buffer tail205206add r10, r10, #1 @ increment buffer tail offset207str r10, [r9, #BUF_TAIL_OFFSET]208209ldr r10, [r9, #BUF_CNT_INT_KEY] @ increment interrupts counter210add r10, r10, #1211str r10, [r9, #BUF_CNT_INT_KEY]212@@@@@@@@@@@@@@@@@@@@@@@@213214215hksw: @Is hook switch interrupt requested?216tst r13, #HOOK_SWITCH_MASK @ is hook switch status bit set?217beq mdm @ no - try next source218219220@@@@@@@@@@@@@@@@@@@@@@@@221@ Hook switch interrupt FIQ mode simple handler222223@ Don't toggle active edge, the switch always bounces224225@ Increment hook switch interrupt counter226ldr r10, [r9, #BUF_CNT_INT_HSW]227add r10, r10, #1228str r10, [r9, #BUF_CNT_INT_HSW]229@@@@@@@@@@@@@@@@@@@@@@@@230231232mdm: @Is it a modem interrupt?233tst r13, #MODEM_IRQ_MASK @ is modem status bit set?234beq irq @ no - check for next interrupt235236237@@@@@@@@@@@@@@@@@@@@@@@@238@ Modem FIQ mode interrupt handler stub239240@ Increment modem interrupt counter241ldr r10, [r9, #BUF_CNT_INT_MDM]242add r10, r10, #1243str r10, [r9, #BUF_CNT_INT_MDM]244@@@@@@@@@@@@@@@@@@@@@@@@245246247irq: @ Place deferred_fiq interrupt request248ldr r12, deferred_fiq_ih_base @ set pointer to IRQ handler249mov r10, #DEFERRED_FIQ_MASK @ set deferred_fiq bit250str r10, [r12, #IRQ_ISR_REG_OFFSET] @ place it in the ISR register251252ldr r12, omap1510_gpio_base @ set pointer back to GPIO bank253b restart @ check for next GPIO interrupt254@@@@@@@@@@@@@@@@@@@@@@@@@@@255256257/*258* Virtual addresses for IO259*/260omap_ih1_base:261.word OMAP1_IO_ADDRESS(OMAP_IH1_BASE)262deferred_fiq_ih_base:263.word OMAP1_IO_ADDRESS(DEFERRED_FIQ_IH_BASE)264omap1510_gpio_base:265.word OMAP1_IO_ADDRESS(OMAP1510_GPIO_BASE)266qwerty_fiqin_end:267268/*269* Check the size of the FIQ,270* it cannot go beyond 0xffff0200, and is copied to 0xffff001c271*/272.if (qwerty_fiqin_end - qwerty_fiqin_start) > (0x200 - 0x1c)273.err274.endif275276277