Path: blob/master/arch/arm/mach-omap2/clockdomains43xx_data.c
26292 views
// SPDX-License-Identifier: GPL-2.0-only1/*2* AM43xx Clock domains framework3*4* Copyright (C) 2013 Texas Instruments, Inc.5*/67#include <linux/kernel.h>8#include <linux/io.h>910#include "clockdomain.h"11#include "prcm44xx.h"12#include "prcm43xx.h"1314static struct clockdomain l4_cefuse_43xx_clkdm = {15.name = "l4_cefuse_clkdm",16.pwrdm = { .name = "cefuse_pwrdm" },17.prcm_partition = AM43XX_CM_PARTITION,18.cm_inst = AM43XX_CM_CEFUSE_INST,19.clkdm_offs = AM43XX_CM_CEFUSE_CEFUSE_CDOFFS,20.flags = CLKDM_CAN_SWSUP,21};2223static struct clockdomain mpu_43xx_clkdm = {24.name = "mpu_clkdm",25.pwrdm = { .name = "mpu_pwrdm" },26.prcm_partition = AM43XX_CM_PARTITION,27.cm_inst = AM43XX_CM_MPU_INST,28.clkdm_offs = AM43XX_CM_MPU_MPU_CDOFFS,29.flags = CLKDM_CAN_HWSUP_SWSUP,30};3132static struct clockdomain l4ls_43xx_clkdm = {33.name = "l4ls_clkdm",34.pwrdm = { .name = "per_pwrdm" },35.prcm_partition = AM43XX_CM_PARTITION,36.cm_inst = AM43XX_CM_PER_INST,37.clkdm_offs = AM43XX_CM_PER_L4LS_CDOFFS,38.flags = CLKDM_CAN_SWSUP,39};4041static struct clockdomain tamper_43xx_clkdm = {42.name = "tamper_clkdm",43.pwrdm = { .name = "tamper_pwrdm" },44.prcm_partition = AM43XX_CM_PARTITION,45.cm_inst = AM43XX_CM_TAMPER_INST,46.clkdm_offs = AM43XX_CM_TAMPER_TAMPER_CDOFFS,47.flags = CLKDM_CAN_SWSUP,48};4950static struct clockdomain l4_rtc_43xx_clkdm = {51.name = "l4_rtc_clkdm",52.pwrdm = { .name = "rtc_pwrdm" },53.prcm_partition = AM43XX_CM_PARTITION,54.cm_inst = AM43XX_CM_RTC_INST,55.clkdm_offs = AM43XX_CM_RTC_RTC_CDOFFS,56.flags = CLKDM_CAN_SWSUP,57};5859static struct clockdomain pruss_ocp_43xx_clkdm = {60.name = "pruss_ocp_clkdm",61.pwrdm = { .name = "per_pwrdm" },62.prcm_partition = AM43XX_CM_PARTITION,63.cm_inst = AM43XX_CM_PER_INST,64.clkdm_offs = AM43XX_CM_PER_ICSS_CDOFFS,65.flags = CLKDM_CAN_SWSUP,66};6768static struct clockdomain ocpwp_l3_43xx_clkdm = {69.name = "ocpwp_l3_clkdm",70.pwrdm = { .name = "per_pwrdm" },71.prcm_partition = AM43XX_CM_PARTITION,72.cm_inst = AM43XX_CM_PER_INST,73.clkdm_offs = AM43XX_CM_PER_OCPWP_L3_CDOFFS,74.flags = CLKDM_CAN_SWSUP,75};7677static struct clockdomain l3s_tsc_43xx_clkdm = {78.name = "l3s_tsc_clkdm",79.pwrdm = { .name = "wkup_pwrdm" },80.prcm_partition = AM43XX_CM_PARTITION,81.cm_inst = AM43XX_CM_WKUP_INST,82.clkdm_offs = AM43XX_CM_WKUP_L3S_TSC_CDOFFS,83.flags = CLKDM_CAN_SWSUP,84};8586static struct clockdomain lcdc_43xx_clkdm = {87.name = "lcdc_clkdm",88.pwrdm = { .name = "per_pwrdm" },89.prcm_partition = AM43XX_CM_PARTITION,90.cm_inst = AM43XX_CM_PER_INST,91.clkdm_offs = AM43XX_CM_PER_LCDC_CDOFFS,92.flags = CLKDM_CAN_SWSUP,93};9495static struct clockdomain dss_43xx_clkdm = {96.name = "dss_clkdm",97.pwrdm = { .name = "per_pwrdm" },98.prcm_partition = AM43XX_CM_PARTITION,99.cm_inst = AM43XX_CM_PER_INST,100.clkdm_offs = AM43XX_CM_PER_DSS_CDOFFS,101.flags = CLKDM_CAN_SWSUP,102};103104static struct clockdomain l3_aon_43xx_clkdm = {105.name = "l3_aon_clkdm",106.pwrdm = { .name = "wkup_pwrdm" },107.prcm_partition = AM43XX_CM_PARTITION,108.cm_inst = AM43XX_CM_WKUP_INST,109.clkdm_offs = AM43XX_CM_WKUP_L3_AON_CDOFFS,110.flags = CLKDM_CAN_SWSUP,111};112113static struct clockdomain emif_43xx_clkdm = {114.name = "emif_clkdm",115.pwrdm = { .name = "per_pwrdm" },116.prcm_partition = AM43XX_CM_PARTITION,117.cm_inst = AM43XX_CM_PER_INST,118.clkdm_offs = AM43XX_CM_PER_EMIF_CDOFFS,119.flags = CLKDM_CAN_SWSUP,120};121122static struct clockdomain l4_wkup_aon_43xx_clkdm = {123.name = "l4_wkup_aon_clkdm",124.pwrdm = { .name = "wkup_pwrdm" },125.prcm_partition = AM43XX_CM_PARTITION,126.cm_inst = AM43XX_CM_WKUP_INST,127.clkdm_offs = AM43XX_CM_WKUP_L4_WKUP_AON_CDOFFS,128};129130static struct clockdomain l3_43xx_clkdm = {131.name = "l3_clkdm",132.pwrdm = { .name = "per_pwrdm" },133.prcm_partition = AM43XX_CM_PARTITION,134.cm_inst = AM43XX_CM_PER_INST,135.clkdm_offs = AM43XX_CM_PER_L3_CDOFFS,136.flags = CLKDM_CAN_SWSUP,137};138139static struct clockdomain l4_wkup_43xx_clkdm = {140.name = "l4_wkup_clkdm",141.pwrdm = { .name = "wkup_pwrdm" },142.prcm_partition = AM43XX_CM_PARTITION,143.cm_inst = AM43XX_CM_WKUP_INST,144.clkdm_offs = AM43XX_CM_WKUP_WKUP_CDOFFS,145.flags = CLKDM_CAN_SWSUP,146};147148static struct clockdomain cpsw_125mhz_43xx_clkdm = {149.name = "cpsw_125mhz_clkdm",150.pwrdm = { .name = "per_pwrdm" },151.prcm_partition = AM43XX_CM_PARTITION,152.cm_inst = AM43XX_CM_PER_INST,153.clkdm_offs = AM43XX_CM_PER_CPSW_CDOFFS,154.flags = CLKDM_CAN_SWSUP,155};156157static struct clockdomain gfx_l3_43xx_clkdm = {158.name = "gfx_l3_clkdm",159.pwrdm = { .name = "gfx_pwrdm" },160.prcm_partition = AM43XX_CM_PARTITION,161.cm_inst = AM43XX_CM_GFX_INST,162.clkdm_offs = AM43XX_CM_GFX_GFX_L3_CDOFFS,163.flags = CLKDM_CAN_SWSUP,164};165166static struct clockdomain l3s_43xx_clkdm = {167.name = "l3s_clkdm",168.pwrdm = { .name = "per_pwrdm" },169.prcm_partition = AM43XX_CM_PARTITION,170.cm_inst = AM43XX_CM_PER_INST,171.clkdm_offs = AM43XX_CM_PER_L3S_CDOFFS,172.flags = CLKDM_CAN_SWSUP,173};174175static struct clockdomain *clockdomains_am43xx[] __initdata = {176&l4_cefuse_43xx_clkdm,177&mpu_43xx_clkdm,178&l4ls_43xx_clkdm,179&tamper_43xx_clkdm,180&l4_rtc_43xx_clkdm,181&pruss_ocp_43xx_clkdm,182&ocpwp_l3_43xx_clkdm,183&l3s_tsc_43xx_clkdm,184&lcdc_43xx_clkdm,185&dss_43xx_clkdm,186&l3_aon_43xx_clkdm,187&emif_43xx_clkdm,188&l4_wkup_aon_43xx_clkdm,189&l3_43xx_clkdm,190&l4_wkup_43xx_clkdm,191&cpsw_125mhz_43xx_clkdm,192&gfx_l3_43xx_clkdm,193&l3s_43xx_clkdm,194NULL195};196197void __init am43xx_clockdomains_init(void)198{199clkdm_register_platform_funcs(&am43xx_clkdm_operations);200clkdm_register_clkdms(clockdomains_am43xx);201clkdm_complete_init();202}203204205