Path: blob/master/arch/arm/mach-omap2/cm-regbits-34xx.h
26292 views
/* SPDX-License-Identifier: GPL-2.0-only */1#ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_34XX_H2#define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_34XX_H34/*5* OMAP3430 Clock Management register bits6*7* Copyright (C) 2007-2008 Texas Instruments, Inc.8* Copyright (C) 2007-2008 Nokia Corporation9*10* Written by Paul Walmsley11*/1213#define OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK (1 << 0)14#define OMAP3430_ST_IVA2_SHIFT 015#define OMAP3430_CLKTRCTRL_IVA2_MASK (0x3 << 0)16#define OMAP3430_CLKACTIVITY_IVA2_MASK (1 << 0)17#define OMAP3430_CLKTRCTRL_MPU_MASK (0x3 << 0)18#define OMAP3430_ST_AES2_SHIFT 2819#define OMAP3430_ST_SHA12_SHIFT 2720#define AM35XX_ST_UART4_SHIFT 2321#define OMAP3430_ST_HDQ_SHIFT 2222#define OMAP3430ES2_ST_SSI_IDLE_SHIFT 823#define OMAP3430_ST_MAILBOXES_SHIFT 724#define OMAP3430_ST_SAD2D_SHIFT 325#define OMAP3430_ST_SDMA_SHIFT 226#define OMAP3430ES2_ST_USBTLL_SHIFT 227#define OMAP3430ES1_CLKTRCTRL_D2D_MASK (0x3 << 4)28#define OMAP3430_CLKTRCTRL_L4_MASK (0x3 << 2)29#define OMAP3430_CLKTRCTRL_L3_MASK (0x3 << 0)30#define OMAP3430ES1_CLKTRCTRL_GFX_MASK (0x3 << 0)31#define OMAP3430ES2_CLKTRCTRL_SGX_MASK (0x3 << 0)32#define OMAP3430_ST_WDT2_SHIFT 533#define OMAP3430_ST_32KSYNC_SHIFT 234#define OMAP3430_AUTO_PERIPH_DPLL_MASK (0x7 << 3)35#define OMAP3430ES2_ST_DSS_IDLE_SHIFT 136#define OMAP3430_CLKTRCTRL_DSS_MASK (0x3 << 0)37#define OMAP3430_CLKTRCTRL_CAM_MASK (0x3 << 0)38#define OMAP3430_ST_MCBSP4_SHIFT 239#define OMAP3430_ST_MCBSP3_SHIFT 140#define OMAP3430_ST_MCBSP2_SHIFT 041#define OMAP3430_CLKTRCTRL_PER_MASK (0x3 << 0)42#define OMAP3430_CLKTRCTRL_EMU_MASK (0x3 << 0)43#define OMAP3430_CLKTRCTRL_NEON_MASK (0x3 << 0)44#define OMAP3430ES2_EN_USBHOST2_SHIFT 145#define OMAP3430ES2_ST_USBHOST_IDLE_SHIFT 146#define OMAP3430ES2_CLKTRCTRL_USBHOST_MASK (3 << 0)47#define OMAP34XX_CLKSTCTRL_DISABLE_AUTO 0x048#define OMAP34XX_CLKSTCTRL_FORCE_SLEEP 0x149#define OMAP34XX_CLKSTCTRL_FORCE_WAKEUP 0x250#define OMAP34XX_CLKSTCTRL_ENABLE_AUTO 0x351#endif525354