Path: blob/master/arch/arm64/boot/dts/qcom/glymur-ipcc.h
121855 views
/* SPDX-License-Identifier: GPL-2.0 OR BSD-2-Clause */1/*2* Copyright (c) Qualcomm Technologies, Inc. and/or its subsidiaries.3*/45#ifndef __DTS_GLYMUR_MAILBOX_IPCC_H6#define __DTS_GLYMUR_MAILBOX_IPCC_H78/* Glymur physical client IDs */9#define IPCC_MPROC_AOP 010#define IPCC_MPROC_TZ 111#define IPCC_MPROC_MPSS 212#define IPCC_MPROC_LPASS 313#define IPCC_MPROC_SLPI 414#define IPCC_MPROC_SDC 515#define IPCC_MPROC_CDSP 616#define IPCC_MPROC_NPU 717#define IPCC_MPROC_APSS 818#define IPCC_MPROC_GPU 919#define IPCC_MPROC_ICP 1120#define IPCC_MPROC_VPU 1221#define IPCC_MPROC_PCIE0 1322#define IPCC_MPROC_PCIE1 1423#define IPCC_MPROC_PCIE2 1524#define IPCC_MPROC_SPSS 1625#define IPCC_MPROC_PCIE3 1926#define IPCC_MPROC_PCIE4 2027#define IPCC_MPROC_PCIE5 2128#define IPCC_MPROC_PCIE6 2229#define IPCC_MPROC_TME 2330#define IPCC_MPROC_WPSS 2431#define IPCC_MPROC_PCIE7 4432#define IPCC_MPROC_SOCCP 463334#define IPCC_COMPUTE_L0_LPASS 035#define IPCC_COMPUTE_L0_CDSP 136#define IPCC_COMPUTE_L0_APSS 237#define IPCC_COMPUTE_L0_GPU 338#define IPCC_COMPUTE_L0_CVP 639#define IPCC_COMPUTE_L0_ICP 740#define IPCC_COMPUTE_L0_VPU 841#define IPCC_COMPUTE_L0_DPU 942#define IPCC_COMPUTE_L0_SOCCP 114344#define IPCC_COMPUTE_L1_LPASS 045#define IPCC_COMPUTE_L1_CDSP 146#define IPCC_COMPUTE_L1_APSS 247#define IPCC_COMPUTE_L1_GPU 348#define IPCC_COMPUTE_L1_CVP 649#define IPCC_COMPUTE_L1_ICP 750#define IPCC_COMPUTE_L1_VPU 851#define IPCC_COMPUTE_L1_DPU 952#define IPCC_COMPUTE_L1_SOCCP 115354#define IPCC_PERIPH_LPASS 055#define IPCC_PERIPH_APSS 156#define IPCC_PERIPH_PCIE0 257#define IPCC_PERIPH_PCIE1 358#define IPCC_PERIPH_PCIE2 659#define IPCC_PERIPH_PCIE3 760#define IPCC_PERIPH_PCIE4 861#define IPCC_PERIPH_PCIE5 962#define IPCC_PERIPH_PCIE6 1063#define IPCC_PERIPH_PCIE7 1164#define IPCC_PERIPH_SOCCP 1365#define IPCC_PERIPH_WPSS 166667#endif686970