Path: blob/master/arch/mips/cavium-octeon/executive/cvmx-helper-xaui.c
26481 views
/***********************license start***************1* Author: Cavium Networks2*3* Contact: [email protected]4* This file is part of the OCTEON SDK5*6* Copyright (C) 2003-2018 Cavium, Inc.7*8* This file is free software; you can redistribute it and/or modify9* it under the terms of the GNU General Public License, Version 2, as10* published by the Free Software Foundation.11*12* This file is distributed in the hope that it will be useful, but13* AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty14* of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or15* NONINFRINGEMENT. See the GNU General Public License for more16* details.17*18* You should have received a copy of the GNU General Public License19* along with this file; if not, write to the Free Software20* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA21* or visit http://www.gnu.org/licenses/.22*23* This file may also be available under a different license from Cavium.24* Contact Cavium Networks for more information25***********************license end**************************************/2627/*28* Functions for XAUI initialization, configuration,29* and monitoring.30*31*/3233#include <asm/octeon/octeon.h>3435#include <asm/octeon/cvmx-config.h>3637#include <asm/octeon/cvmx-helper.h>3839#include <asm/octeon/cvmx-pko-defs.h>40#include <asm/octeon/cvmx-gmxx-defs.h>41#include <asm/octeon/cvmx-pcsx-defs.h>42#include <asm/octeon/cvmx-pcsxx-defs.h>4344int __cvmx_helper_xaui_enumerate(int interface)45{46union cvmx_gmxx_hg2_control gmx_hg2_control;4748/* If HiGig2 is enabled return 16 ports, otherwise return 1 port */49gmx_hg2_control.u64 = cvmx_read_csr(CVMX_GMXX_HG2_CONTROL(interface));50if (gmx_hg2_control.s.hg2tx_en)51return 16;52else53return 1;54}5556/*57* Probe a XAUI interface and determine the number of ports58* connected to it. The XAUI interface should still be down59* after this call.60*61* @interface: Interface to probe62*63* Returns Number of ports on the interface. Zero to disable.64*/65int __cvmx_helper_xaui_probe(int interface)66{67int i;68union cvmx_gmxx_inf_mode mode;6970/*71* Due to errata GMX-700 on CN56XXp1.x and CN52XXp1.x, the72* interface needs to be enabled before IPD otherwise per port73* backpressure may not work properly.74*/75mode.u64 = cvmx_read_csr(CVMX_GMXX_INF_MODE(interface));76mode.s.en = 1;77cvmx_write_csr(CVMX_GMXX_INF_MODE(interface), mode.u64);7879__cvmx_helper_setup_gmx(interface, 1);8081/*82* Setup PKO to support 16 ports for HiGig2 virtual83* ports. We're pointing all of the PKO packet ports for this84* interface to the XAUI. This allows us to use HiGig285* backpressure per port.86*/87for (i = 0; i < 16; i++) {88union cvmx_pko_mem_port_ptrs pko_mem_port_ptrs;89pko_mem_port_ptrs.u64 = 0;90/*91* We set each PKO port to have equal priority in a92* round robin fashion.93*/94pko_mem_port_ptrs.s.static_p = 0;95pko_mem_port_ptrs.s.qos_mask = 0xff;96/* All PKO ports map to the same XAUI hardware port */97pko_mem_port_ptrs.s.eid = interface * 4;98pko_mem_port_ptrs.s.pid = interface * 16 + i;99cvmx_write_csr(CVMX_PKO_MEM_PORT_PTRS, pko_mem_port_ptrs.u64);100}101return __cvmx_helper_xaui_enumerate(interface);102}103104/*105* Bringup and enable a XAUI interface. After this call packet106* I/O should be fully functional. This is called with IPD107* enabled but PKO disabled.108*109* @interface: Interface to bring up110*111* Returns Zero on success, negative on failure112*/113int __cvmx_helper_xaui_enable(int interface)114{115union cvmx_gmxx_prtx_cfg gmx_cfg;116union cvmx_pcsxx_control1_reg xauiCtl;117union cvmx_pcsxx_misc_ctl_reg xauiMiscCtl;118union cvmx_gmxx_tx_xaui_ctl gmxXauiTxCtl;119union cvmx_gmxx_rxx_int_en gmx_rx_int_en;120union cvmx_gmxx_tx_int_en gmx_tx_int_en;121union cvmx_pcsxx_int_en_reg pcsx_int_en_reg;122123/* Setup PKND */124if (octeon_has_feature(OCTEON_FEATURE_PKND)) {125gmx_cfg.u64 = cvmx_read_csr(CVMX_GMXX_PRTX_CFG(0, interface));126gmx_cfg.s.pknd = cvmx_helper_get_ipd_port(interface, 0);127cvmx_write_csr(CVMX_GMXX_PRTX_CFG(0, interface), gmx_cfg.u64);128}129130/* (1) Interface has already been enabled. */131132/* (2) Disable GMX. */133xauiMiscCtl.u64 = cvmx_read_csr(CVMX_PCSXX_MISC_CTL_REG(interface));134xauiMiscCtl.s.gmxeno = 1;135cvmx_write_csr(CVMX_PCSXX_MISC_CTL_REG(interface), xauiMiscCtl.u64);136137/* (3) Disable GMX and PCSX interrupts. */138gmx_rx_int_en.u64 = cvmx_read_csr(CVMX_GMXX_RXX_INT_EN(0, interface));139cvmx_write_csr(CVMX_GMXX_RXX_INT_EN(0, interface), 0x0);140gmx_tx_int_en.u64 = cvmx_read_csr(CVMX_GMXX_TX_INT_EN(interface));141cvmx_write_csr(CVMX_GMXX_TX_INT_EN(interface), 0x0);142pcsx_int_en_reg.u64 = cvmx_read_csr(CVMX_PCSXX_INT_EN_REG(interface));143cvmx_write_csr(CVMX_PCSXX_INT_EN_REG(interface), 0x0);144145/* (4) Bring up the PCSX and GMX reconciliation layer. */146/* (4)a Set polarity and lane swapping. */147/* (4)b */148gmxXauiTxCtl.u64 = cvmx_read_csr(CVMX_GMXX_TX_XAUI_CTL(interface));149/* Enable better IFG packing and improves performance */150gmxXauiTxCtl.s.dic_en = 1;151gmxXauiTxCtl.s.uni_en = 0;152cvmx_write_csr(CVMX_GMXX_TX_XAUI_CTL(interface), gmxXauiTxCtl.u64);153154/* (4)c Aply reset sequence */155xauiCtl.u64 = cvmx_read_csr(CVMX_PCSXX_CONTROL1_REG(interface));156xauiCtl.s.lo_pwr = 0;157158/* Issuing a reset here seems to hang some CN66XX/CN68XX chips. */159if (!OCTEON_IS_MODEL(OCTEON_CN66XX) &&160!OCTEON_IS_MODEL(OCTEON_CN68XX_PASS1_X) &&161!OCTEON_IS_MODEL(OCTEON_CN68XX_PASS2_X))162xauiCtl.s.reset = 1;163164cvmx_write_csr(CVMX_PCSXX_CONTROL1_REG(interface), xauiCtl.u64);165166/* Wait for PCS to come out of reset */167if (CVMX_WAIT_FOR_FIELD64168(CVMX_PCSXX_CONTROL1_REG(interface), union cvmx_pcsxx_control1_reg,169reset, ==, 0, 10000))170return -1;171/* Wait for PCS to be aligned */172if (CVMX_WAIT_FOR_FIELD64173(CVMX_PCSXX_10GBX_STATUS_REG(interface),174union cvmx_pcsxx_10gbx_status_reg, alignd, ==, 1, 10000))175return -1;176/* Wait for RX to be ready */177if (CVMX_WAIT_FOR_FIELD64178(CVMX_GMXX_RX_XAUI_CTL(interface), union cvmx_gmxx_rx_xaui_ctl,179status, ==, 0, 10000))180return -1;181182/* (6) Configure GMX */183gmx_cfg.u64 = cvmx_read_csr(CVMX_GMXX_PRTX_CFG(0, interface));184gmx_cfg.s.en = 0;185cvmx_write_csr(CVMX_GMXX_PRTX_CFG(0, interface), gmx_cfg.u64);186187/* Wait for GMX RX to be idle */188if (CVMX_WAIT_FOR_FIELD64189(CVMX_GMXX_PRTX_CFG(0, interface), union cvmx_gmxx_prtx_cfg,190rx_idle, ==, 1, 10000))191return -1;192/* Wait for GMX TX to be idle */193if (CVMX_WAIT_FOR_FIELD64194(CVMX_GMXX_PRTX_CFG(0, interface), union cvmx_gmxx_prtx_cfg,195tx_idle, ==, 1, 10000))196return -1;197198/* GMX configure */199gmx_cfg.u64 = cvmx_read_csr(CVMX_GMXX_PRTX_CFG(0, interface));200gmx_cfg.s.speed = 1;201gmx_cfg.s.speed_msb = 0;202gmx_cfg.s.slottime = 1;203cvmx_write_csr(CVMX_GMXX_TX_PRTS(interface), 1);204cvmx_write_csr(CVMX_GMXX_TXX_SLOT(0, interface), 512);205cvmx_write_csr(CVMX_GMXX_TXX_BURST(0, interface), 8192);206cvmx_write_csr(CVMX_GMXX_PRTX_CFG(0, interface), gmx_cfg.u64);207208/* (7) Clear out any error state */209cvmx_write_csr(CVMX_GMXX_RXX_INT_REG(0, interface),210cvmx_read_csr(CVMX_GMXX_RXX_INT_REG(0, interface)));211cvmx_write_csr(CVMX_GMXX_TX_INT_REG(interface),212cvmx_read_csr(CVMX_GMXX_TX_INT_REG(interface)));213cvmx_write_csr(CVMX_PCSXX_INT_REG(interface),214cvmx_read_csr(CVMX_PCSXX_INT_REG(interface)));215216/* Wait for receive link */217if (CVMX_WAIT_FOR_FIELD64218(CVMX_PCSXX_STATUS1_REG(interface), union cvmx_pcsxx_status1_reg,219rcv_lnk, ==, 1, 10000))220return -1;221if (CVMX_WAIT_FOR_FIELD64222(CVMX_PCSXX_STATUS2_REG(interface), union cvmx_pcsxx_status2_reg,223xmtflt, ==, 0, 10000))224return -1;225if (CVMX_WAIT_FOR_FIELD64226(CVMX_PCSXX_STATUS2_REG(interface), union cvmx_pcsxx_status2_reg,227rcvflt, ==, 0, 10000))228return -1;229230cvmx_write_csr(CVMX_GMXX_RXX_INT_EN(0, interface), gmx_rx_int_en.u64);231cvmx_write_csr(CVMX_GMXX_TX_INT_EN(interface), gmx_tx_int_en.u64);232cvmx_write_csr(CVMX_PCSXX_INT_EN_REG(interface), pcsx_int_en_reg.u64);233234/* (8) Enable packet reception */235xauiMiscCtl.s.gmxeno = 0;236cvmx_write_csr(CVMX_PCSXX_MISC_CTL_REG(interface), xauiMiscCtl.u64);237238gmx_cfg.u64 = cvmx_read_csr(CVMX_GMXX_PRTX_CFG(0, interface));239gmx_cfg.s.en = 1;240cvmx_write_csr(CVMX_GMXX_PRTX_CFG(0, interface), gmx_cfg.u64);241242__cvmx_interrupt_pcsx_intx_en_reg_enable(0, interface);243__cvmx_interrupt_pcsx_intx_en_reg_enable(1, interface);244__cvmx_interrupt_pcsx_intx_en_reg_enable(2, interface);245__cvmx_interrupt_pcsx_intx_en_reg_enable(3, interface);246__cvmx_interrupt_pcsxx_int_en_reg_enable(interface);247__cvmx_interrupt_gmxx_enable(interface);248249return 0;250}251252/*253* Return the link state of an IPD/PKO port as returned by254* auto negotiation. The result of this function may not match255* Octeon's link config if auto negotiation has changed since256* the last call to cvmx_helper_link_set().257*258* @ipd_port: IPD/PKO port to query259*260* Returns Link state261*/262union cvmx_helper_link_info __cvmx_helper_xaui_link_get(int ipd_port)263{264int interface = cvmx_helper_get_interface_num(ipd_port);265union cvmx_gmxx_tx_xaui_ctl gmxx_tx_xaui_ctl;266union cvmx_gmxx_rx_xaui_ctl gmxx_rx_xaui_ctl;267union cvmx_pcsxx_status1_reg pcsxx_status1_reg;268union cvmx_helper_link_info result;269270gmxx_tx_xaui_ctl.u64 = cvmx_read_csr(CVMX_GMXX_TX_XAUI_CTL(interface));271gmxx_rx_xaui_ctl.u64 = cvmx_read_csr(CVMX_GMXX_RX_XAUI_CTL(interface));272pcsxx_status1_reg.u64 =273cvmx_read_csr(CVMX_PCSXX_STATUS1_REG(interface));274result.u64 = 0;275276/* Only return a link if both RX and TX are happy */277if ((gmxx_tx_xaui_ctl.s.ls == 0) && (gmxx_rx_xaui_ctl.s.status == 0) &&278(pcsxx_status1_reg.s.rcv_lnk == 1)) {279result.s.link_up = 1;280result.s.full_duplex = 1;281result.s.speed = 10000;282} else {283/* Disable GMX and PCSX interrupts. */284cvmx_write_csr(CVMX_GMXX_RXX_INT_EN(0, interface), 0x0);285cvmx_write_csr(CVMX_GMXX_TX_INT_EN(interface), 0x0);286cvmx_write_csr(CVMX_PCSXX_INT_EN_REG(interface), 0x0);287}288return result;289}290291/*292* Configure an IPD/PKO port for the specified link state. This293* function does not influence auto negotiation at the PHY level.294* The passed link state must always match the link state returned295* by cvmx_helper_link_get().296*297* @ipd_port: IPD/PKO port to configure298* @link_info: The new link state299*300* Returns Zero on success, negative on failure301*/302int __cvmx_helper_xaui_link_set(int ipd_port, union cvmx_helper_link_info link_info)303{304int interface = cvmx_helper_get_interface_num(ipd_port);305union cvmx_gmxx_tx_xaui_ctl gmxx_tx_xaui_ctl;306union cvmx_gmxx_rx_xaui_ctl gmxx_rx_xaui_ctl;307308gmxx_tx_xaui_ctl.u64 = cvmx_read_csr(CVMX_GMXX_TX_XAUI_CTL(interface));309gmxx_rx_xaui_ctl.u64 = cvmx_read_csr(CVMX_GMXX_RX_XAUI_CTL(interface));310311/* If the link shouldn't be up, then just return */312if (!link_info.s.link_up)313return 0;314315/* Do nothing if both RX and TX are happy */316if ((gmxx_tx_xaui_ctl.s.ls == 0) && (gmxx_rx_xaui_ctl.s.status == 0))317return 0;318319/* Bring the link up */320return __cvmx_helper_xaui_enable(interface);321}322323324