/* SPDX-License-Identifier: GPL-2.0-or-later */1/*2* include/asm-mips/dec/ecc.h3*4* ECC handling logic definitions common to DECstation/DECsystem5* 5000/200 (KN02), 5000/240 (KN03), 5000/260 (KN05) and6* DECsystem 5900 (KN03), 5900/260 (KN05) systems.7*8* Copyright (C) 2003 Maciej W. Rozycki9*/10#ifndef __ASM_MIPS_DEC_ECC_H11#define __ASM_MIPS_DEC_ECC_H1213/*14* Error Address Register bits.15* The register is r/wc -- any write clears it.16*/17#define KN0X_EAR_VALID (1<<31) /* error data valid, bus IRQ */18#define KN0X_EAR_CPU (1<<30) /* CPU/DMA transaction */19#define KN0X_EAR_WRITE (1<<29) /* write/read transaction */20#define KN0X_EAR_ECCERR (1<<28) /* ECC/timeout or overrun */21#define KN0X_EAR_RES_27 (1<<27) /* unused */22#define KN0X_EAR_ADDRESS (0x7ffffff<<0) /* address involved */2324/*25* Error Syndrome Register bits.26* The register is frozen when EAR.VALID is set, otherwise it records bits27* from the last memory read. The register is r/wc -- any write clears it.28*/29#define KN0X_ESR_VLDHI (1<<31) /* error data valid hi word */30#define KN0X_ESR_CHKHI (0x7f<<24) /* check bits read from mem */31#define KN0X_ESR_SNGHI (1<<23) /* single/double bit error */32#define KN0X_ESR_SYNHI (0x7f<<16) /* syndrome from ECC logic */33#define KN0X_ESR_VLDLO (1<<15) /* error data valid lo word */34#define KN0X_ESR_CHKLO (0x7f<<8) /* check bits read from mem */35#define KN0X_ESR_SNGLO (1<<7) /* single/double bit error */36#define KN0X_ESR_SYNLO (0x7f<<0) /* syndrome from ECC logic */373839#ifndef __ASSEMBLY__4041#include <linux/interrupt.h>4243struct pt_regs;4445extern void dec_ecc_be_init(void);46extern int dec_ecc_be_handler(struct pt_regs *regs, int is_fixup);47extern irqreturn_t dec_ecc_be_interrupt(int irq, void *dev_id);48#endif4950#endif /* __ASM_MIPS_DEC_ECC_H */515253