/*1* Hardware info about DECstation 5000/200 systems (otherwise known as2* 3max or KN02).3*4* This file is subject to the terms and conditions of the GNU General Public5* License. See the file "COPYING" in the main directory of this archive6* for more details.7*8* Copyright (C) 1995,1996 by Paul M. Antoine, some code and definitions9* are by courtesy of Chris Fraser.10* Copyright (C) 2002, 2003, 2005 Maciej W. Rozycki11*/12#ifndef __ASM_MIPS_DEC_KN02_H13#define __ASM_MIPS_DEC_KN02_H1415#define KN02_SLOT_BASE 0x1fc0000016#define KN02_SLOT_SIZE 0x000800001718/*19* Address ranges decoded by the "system slot" logic for onboard devices.20*/21#define KN02_SYS_ROM (0*KN02_SLOT_SIZE) /* system board ROM */22#define KN02_RES_1 (1*KN02_SLOT_SIZE) /* unused */23#define KN02_CHKSYN (2*KN02_SLOT_SIZE) /* ECC syndrome */24#define KN02_ERRADDR (3*KN02_SLOT_SIZE) /* bus error address */25#define KN02_DZ11 (4*KN02_SLOT_SIZE) /* DZ11 (DC7085) serial */26#define KN02_RTC (5*KN02_SLOT_SIZE) /* DS1287 RTC */27#define KN02_CSR (6*KN02_SLOT_SIZE) /* system ctrl & status reg */28#define KN02_SYS_ROM_7 (7*KN02_SLOT_SIZE) /* system board ROM (alias) */293031/*32* System Control & Status Register bits.33*/34#define KN02_CSR_RES_28 (0xf<<28) /* unused */35#define KN02_CSR_PSU (1<<27) /* power supply unit warning */36#define KN02_CSR_NVRAM (1<<26) /* ~NVRAM clear jumper */37#define KN02_CSR_REFEVEN (1<<25) /* mem refresh bank toggle */38#define KN02_CSR_NRMOD (1<<24) /* ~NRMOD manufact. jumper */39#define KN02_CSR_IOINTEN (0xff<<16) /* IRQ mask bits */40#define KN02_CSR_DIAGCHK (1<<15) /* diagn/norml ECC reads */41#define KN02_CSR_DIAGGEN (1<<14) /* diagn/norml ECC writes */42#define KN02_CSR_CORRECT (1<<13) /* ECC correct/check */43#define KN02_CSR_LEDIAG (1<<12) /* ECC diagn. latch strobe */44#define KN02_CSR_TXDIS (1<<11) /* DZ11 transmit disable */45#define KN02_CSR_BNK32M (1<<10) /* 32M/8M stride */46#define KN02_CSR_DIAGDN (1<<9) /* DIAGDN manufact. jumper */47#define KN02_CSR_BAUD38 (1<<8) /* DZ11 38/19kbps ext. rate */48#define KN02_CSR_IOINT (0xff<<0) /* IRQ status bits (r/o) */49#define KN02_CSR_LEDS (0xff<<0) /* ~diagnostic LEDs (w/o) */505152/*53* CPU interrupt bits.54*/55#define KN02_CPU_INR_RES_6 6 /* unused */56#define KN02_CPU_INR_BUS 5 /* memory, I/O bus read/write errors */57#define KN02_CPU_INR_RES_4 4 /* unused */58#define KN02_CPU_INR_RTC 3 /* DS1287 RTC */59#define KN02_CPU_INR_CASCADE 2 /* CSR cascade */6061/*62* CSR interrupt bits.63*/64#define KN02_CSR_INR_DZ11 7 /* DZ11 (DC7085) serial */65#define KN02_CSR_INR_LANCE 6 /* LANCE (Am7990) Ethernet */66#define KN02_CSR_INR_ASC 5 /* ASC (NCR53C94) SCSI */67#define KN02_CSR_INR_RES_4 4 /* unused */68#define KN02_CSR_INR_RES_3 3 /* unused */69#define KN02_CSR_INR_TC2 2 /* TURBOchannel slot #2 */70#define KN02_CSR_INR_TC1 1 /* TURBOchannel slot #1 */71#define KN02_CSR_INR_TC0 0 /* TURBOchannel slot #0 */727374#define KN02_IRQ_BASE 8 /* first IRQ assigned to CSR */75#define KN02_IRQ_LINES 8 /* number of CSR interrupts */7677#define KN02_IRQ_NR(n) ((n) + KN02_IRQ_BASE)78#define KN02_IRQ_MASK(n) (1 << (n))79#define KN02_IRQ_ALL 0xff808182#ifndef __ASSEMBLY__8384#include <linux/types.h>8586extern u32 cached_kn02_csr;87extern void init_kn02_irqs(int base);88#endif8990#endif /* __ASM_MIPS_DEC_KN02_H */919293