/*1* Hardware info common to DECstation 5000/1xx systems (otherwise2* known as 3min or kn02ba) and Personal DECstations 5000/xx ones3* (otherwise known as maxine or kn02ca).4*5* This file is subject to the terms and conditions of the GNU General Public6* License. See the file "COPYING" in the main directory of this archive7* for more details.8*9* Copyright (C) 1995,1996 by Paul M. Antoine, some code and definitions10* are by courtesy of Chris Fraser.11* Copyright (C) 2000, 2002, 2003, 2005 Maciej W. Rozycki12*13* These are addresses which have to be known early in the boot process.14* For other addresses refer to tc.h, ioasic_addrs.h and friends.15*/16#ifndef __ASM_MIPS_DEC_KN02XA_H17#define __ASM_MIPS_DEC_KN02XA_H1819#include <asm/dec/ioasic_addrs.h>2021#define KN02XA_SLOT_BASE 0x1c0000002223/*24* Memory control ASIC registers.25*/26#define KN02XA_MER 0x0c400000 /* memory error register */27#define KN02XA_MSR 0x0c800000 /* memory size register */2829/*30* CPU control ASIC registers.31*/32#define KN02XA_MEM_CONF 0x0e000000 /* write timeout config */33#define KN02XA_EAR 0x0e000004 /* error address register */34#define KN02XA_BOOT0 0x0e000008 /* boot 0 register */35#define KN02XA_MEM_INTR 0x0e00000c /* write err IRQ stat & ack */3637/*38* Memory Error Register bits, common definitions.39* The rest is defined in system-specific headers.40*/41#define KN02XA_MER_RES_28 (0xf<<28) /* unused */42#define KN02XA_MER_RES_17 (0x3ff<<17) /* unused */43#define KN02XA_MER_PAGERR (1<<16) /* 2k page boundary error */44#define KN02XA_MER_TRANSERR (1<<15) /* transfer length error */45#define KN02XA_MER_PARDIS (1<<14) /* parity error disable */46#define KN02XA_MER_SIZE (1<<13) /* r/o mirror of MSR_SIZE */47#define KN02XA_MER_RES_12 (1<<12) /* unused */48#define KN02XA_MER_BYTERR (0xf<<8) /* byte lane error bitmask: */49#define KN02XA_MER_BYTERR_3 (0x8<<8) /* byte lane #3 */50#define KN02XA_MER_BYTERR_2 (0x4<<8) /* byte lane #2 */51#define KN02XA_MER_BYTERR_1 (0x2<<8) /* byte lane #1 */52#define KN02XA_MER_BYTERR_0 (0x1<<8) /* byte lane #0 */53#define KN02XA_MER_RES_0 (0xff<<0) /* unused */5455/*56* Memory Size Register bits, common definitions.57* The rest is defined in system-specific headers.58*/59#define KN02XA_MSR_RES_27 (0x1f<<27) /* unused */60#define KN02XA_MSR_RES_14 (0x7<<14) /* unused */61#define KN02XA_MSR_SIZE (1<<13) /* 16M/4M stride */62#define KN02XA_MSR_RES_0 (0x1fff<<0) /* unused */6364/*65* Error Address Register bits.66*/67#define KN02XA_EAR_RES_29 (0x7<<29) /* unused */68#define KN02XA_EAR_ADDRESS (0x7ffffff<<2) /* address involved */69#define KN02XA_EAR_RES_0 (0x3<<0) /* unused */707172#ifndef __ASSEMBLY__7374#include <linux/interrupt.h>7576struct pt_regs;7778extern void dec_kn02xa_be_init(void);79extern int dec_kn02xa_be_handler(struct pt_regs *regs, int is_fixup);80extern irqreturn_t dec_kn02xa_be_interrupt(int irq, void *dev_id);81#endif8283#endif /* __ASM_MIPS_DEC_KN02XA_H */848586