/* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */1/*2* This file is subject to the terms and conditions of the GNU General Public3* License. See the file "COPYING" in the main directory of this archive4* for more details.5*6* Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.7* Copyright (C) 2013 Cavium, Inc.8* Authors: Sanjay Lal <[email protected]>9*/1011#ifndef __LINUX_KVM_MIPS_H12#define __LINUX_KVM_MIPS_H1314#include <linux/types.h>1516/*17* KVM MIPS specific structures and definitions.18*19* Some parts derived from the x86 version of this file.20*/2122#define KVM_COALESCED_MMIO_PAGE_OFFSET 12324/*25* for KVM_GET_REGS and KVM_SET_REGS26*27* If Config[AT] is zero (32-bit CPU), the register contents are28* stored in the lower 32-bits of the struct kvm_regs fields and sign29* extended to 64-bits.30*/31struct kvm_regs {32/* out (KVM_GET_REGS) / in (KVM_SET_REGS) */33__u64 gpr[32];34__u64 hi;35__u64 lo;36__u64 pc;37};3839/*40* for KVM_GET_FPU and KVM_SET_FPU41*/42struct kvm_fpu {43};444546/*47* For MIPS, we use KVM_SET_ONE_REG and KVM_GET_ONE_REG to access various48* registers. The id field is broken down as follows:49*50* bits[63..52] - As per linux/kvm.h51* bits[51..32] - Must be zero.52* bits[31..16] - Register set.53*54* Register set = 0: GP registers from kvm_regs (see definitions below).55*56* Register set = 1: CP0 registers.57* bits[15..8] - COP0 register set.58*59* COP0 register set = 0: Main CP0 registers.60* bits[7..3] - Register 'rd' index.61* bits[2..0] - Register 'sel' index.62*63* COP0 register set = 1: MAARs.64* bits[7..0] - MAAR index.65*66* Register set = 2: KVM specific registers (see definitions below).67*68* Register set = 3: FPU / MSA registers (see definitions below).69*70* Other sets registers may be added in the future. Each set would71* have its own identifier in bits[31..16].72*/7374#define KVM_REG_MIPS_GP (KVM_REG_MIPS | 0x0000000000000000ULL)75#define KVM_REG_MIPS_CP0 (KVM_REG_MIPS | 0x0000000000010000ULL)76#define KVM_REG_MIPS_KVM (KVM_REG_MIPS | 0x0000000000020000ULL)77#define KVM_REG_MIPS_FPU (KVM_REG_MIPS | 0x0000000000030000ULL)787980/*81* KVM_REG_MIPS_GP - General purpose registers from kvm_regs.82*/8384#define KVM_REG_MIPS_R0 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 0)85#define KVM_REG_MIPS_R1 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 1)86#define KVM_REG_MIPS_R2 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 2)87#define KVM_REG_MIPS_R3 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 3)88#define KVM_REG_MIPS_R4 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 4)89#define KVM_REG_MIPS_R5 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 5)90#define KVM_REG_MIPS_R6 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 6)91#define KVM_REG_MIPS_R7 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 7)92#define KVM_REG_MIPS_R8 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 8)93#define KVM_REG_MIPS_R9 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 9)94#define KVM_REG_MIPS_R10 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 10)95#define KVM_REG_MIPS_R11 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 11)96#define KVM_REG_MIPS_R12 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 12)97#define KVM_REG_MIPS_R13 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 13)98#define KVM_REG_MIPS_R14 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 14)99#define KVM_REG_MIPS_R15 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 15)100#define KVM_REG_MIPS_R16 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 16)101#define KVM_REG_MIPS_R17 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 17)102#define KVM_REG_MIPS_R18 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 18)103#define KVM_REG_MIPS_R19 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 19)104#define KVM_REG_MIPS_R20 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 20)105#define KVM_REG_MIPS_R21 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 21)106#define KVM_REG_MIPS_R22 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 22)107#define KVM_REG_MIPS_R23 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 23)108#define KVM_REG_MIPS_R24 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 24)109#define KVM_REG_MIPS_R25 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 25)110#define KVM_REG_MIPS_R26 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 26)111#define KVM_REG_MIPS_R27 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 27)112#define KVM_REG_MIPS_R28 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 28)113#define KVM_REG_MIPS_R29 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 29)114#define KVM_REG_MIPS_R30 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 30)115#define KVM_REG_MIPS_R31 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 31)116117#define KVM_REG_MIPS_HI (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 32)118#define KVM_REG_MIPS_LO (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 33)119#define KVM_REG_MIPS_PC (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 34)120121122/*123* KVM_REG_MIPS_CP0 - Coprocessor 0 registers.124*/125126#define KVM_REG_MIPS_MAAR (KVM_REG_MIPS_CP0 | (1 << 8))127#define KVM_REG_MIPS_CP0_MAAR(n) (KVM_REG_MIPS_MAAR | \128KVM_REG_SIZE_U64 | (n))129130131/*132* KVM_REG_MIPS_KVM - KVM specific control registers.133*/134135/*136* CP0_Count control137* DC: Set 0: Master disable CP0_Count and set COUNT_RESUME to now138* Set 1: Master re-enable CP0_Count with unchanged bias, handling timer139* interrupts since COUNT_RESUME140* This can be used to freeze the timer to get a consistent snapshot of141* the CP0_Count and timer interrupt pending state, while also resuming142* safely without losing time or guest timer interrupts.143* Other: Reserved, do not change.144*/145#define KVM_REG_MIPS_COUNT_CTL (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 0)146#define KVM_REG_MIPS_COUNT_CTL_DC 0x00000001147148/*149* CP0_Count resume monotonic nanoseconds150* The monotonic nanosecond time of the last set of COUNT_CTL.DC (master151* disable). Any reads and writes of Count related registers while152* COUNT_CTL.DC=1 will appear to occur at this time. When COUNT_CTL.DC is153* cleared again (master enable) any timer interrupts since this time will be154* emulated.155* Modifications to times in the future are rejected.156*/157#define KVM_REG_MIPS_COUNT_RESUME (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 1)158/*159* CP0_Count rate in Hz160* Specifies the rate of the CP0_Count timer in Hz. Modifications occur without161* discontinuities in CP0_Count.162*/163#define KVM_REG_MIPS_COUNT_HZ (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 2)164165166/*167* KVM_REG_MIPS_FPU - Floating Point and MIPS SIMD Architecture (MSA) registers.168*169* bits[15..8] - Register subset (see definitions below).170* bits[7..5] - Must be zero.171* bits[4..0] - Register number within register subset.172*/173174#define KVM_REG_MIPS_FPR (KVM_REG_MIPS_FPU | 0x0000000000000000ULL)175#define KVM_REG_MIPS_FCR (KVM_REG_MIPS_FPU | 0x0000000000000100ULL)176#define KVM_REG_MIPS_MSACR (KVM_REG_MIPS_FPU | 0x0000000000000200ULL)177178/*179* KVM_REG_MIPS_FPR - Floating point / Vector registers.180*/181#define KVM_REG_MIPS_FPR_32(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U32 | (n))182#define KVM_REG_MIPS_FPR_64(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U64 | (n))183#define KVM_REG_MIPS_VEC_128(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U128 | (n))184185/*186* KVM_REG_MIPS_FCR - Floating point control registers.187*/188#define KVM_REG_MIPS_FCR_IR (KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 | 0)189#define KVM_REG_MIPS_FCR_CSR (KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 | 31)190191/*192* KVM_REG_MIPS_MSACR - MIPS SIMD Architecture (MSA) control registers.193*/194#define KVM_REG_MIPS_MSA_IR (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 | 0)195#define KVM_REG_MIPS_MSA_CSR (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 | 1)196197198/*199* KVM MIPS specific structures and definitions200*201*/202struct kvm_debug_exit_arch {203__u64 epc;204};205206/* for KVM_SET_GUEST_DEBUG */207struct kvm_guest_debug_arch {208};209210/* definition of registers in kvm_run */211struct kvm_sync_regs {212};213214/* dummy definition */215struct kvm_sregs {216};217218struct kvm_mips_interrupt {219/* in */220__u32 cpu;221__u32 irq;222};223224#endif /* __LINUX_KVM_MIPS_H */225226227