Path: blob/master/arch/mips/loongson2ef/common/cs5536/cs5536_acc.c
26495 views
// SPDX-License-Identifier: GPL-2.0-or-later1/*2* the ACC Virtual Support Module of AMD CS55363*4* Copyright (C) 2007 Lemote, Inc.5* Author : jlliu, [email protected]6*7* Copyright (C) 2009 Lemote, Inc.8* Author: Wu Zhangjin, [email protected]9*/1011#include <cs5536/cs5536.h>12#include <cs5536/cs5536_pci.h>1314void pci_acc_write_reg(int reg, u32 value)15{16u32 hi = 0, lo = value;1718switch (reg) {19case PCI_COMMAND:20_rdmsr(GLIU_MSR_REG(GLIU_PAE), &hi, &lo);21if (value & PCI_COMMAND_MASTER)22lo |= (0x03 << 8);23else24lo &= ~(0x03 << 8);25_wrmsr(GLIU_MSR_REG(GLIU_PAE), hi, lo);26break;27case PCI_STATUS:28if (value & PCI_STATUS_PARITY) {29_rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);30if (lo & SB_PARE_ERR_FLAG) {31lo = (lo & 0x0000ffff) | SB_PARE_ERR_FLAG;32_wrmsr(SB_MSR_REG(SB_ERROR), hi, lo);33}34}35break;36case PCI_BAR0_REG:37if (value == PCI_BAR_RANGE_MASK) {38_rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);39lo |= SOFT_BAR_ACC_FLAG;40_wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);41} else if (value & 0x01) {42value &= 0xfffffffc;43hi = 0xA0000000 | ((value & 0x000ff000) >> 12);44lo = 0x000fff80 | ((value & 0x00000fff) << 20);45_wrmsr(GLIU_MSR_REG(GLIU_IOD_BM1), hi, lo);46}47break;48case PCI_ACC_INT_REG:49_rdmsr(DIVIL_MSR_REG(PIC_YSEL_LOW), &hi, &lo);50/* disable all the usb interrupt in PIC */51lo &= ~(0xf << PIC_YSEL_LOW_ACC_SHIFT);52if (value) /* enable all the acc interrupt in PIC */53lo |= (CS5536_ACC_INTR << PIC_YSEL_LOW_ACC_SHIFT);54_wrmsr(DIVIL_MSR_REG(PIC_YSEL_LOW), hi, lo);55break;56default:57break;58}59}6061u32 pci_acc_read_reg(int reg)62{63u32 hi, lo;64u32 conf_data = 0;6566switch (reg) {67case PCI_VENDOR_ID:68conf_data =69CFG_PCI_VENDOR_ID(CS5536_ACC_DEVICE_ID, CS5536_VENDOR_ID);70break;71case PCI_COMMAND:72_rdmsr(GLIU_MSR_REG(GLIU_IOD_BM1), &hi, &lo);73if (((lo & 0xfff00000) || (hi & 0x000000ff))74&& ((hi & 0xf0000000) == 0xa0000000))75conf_data |= PCI_COMMAND_IO;76_rdmsr(GLIU_MSR_REG(GLIU_PAE), &hi, &lo);77if ((lo & 0x300) == 0x300)78conf_data |= PCI_COMMAND_MASTER;79break;80case PCI_STATUS:81conf_data |= PCI_STATUS_66MHZ;82conf_data |= PCI_STATUS_FAST_BACK;83_rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);84if (lo & SB_PARE_ERR_FLAG)85conf_data |= PCI_STATUS_PARITY;86conf_data |= PCI_STATUS_DEVSEL_MEDIUM;87break;88case PCI_CLASS_REVISION:89_rdmsr(ACC_MSR_REG(ACC_CAP), &hi, &lo);90conf_data = lo & 0x000000ff;91conf_data |= (CS5536_ACC_CLASS_CODE << 8);92break;93case PCI_CACHE_LINE_SIZE:94conf_data =95CFG_PCI_CACHE_LINE_SIZE(PCI_NORMAL_HEADER_TYPE,96PCI_NORMAL_LATENCY_TIMER);97break;98case PCI_BAR0_REG:99_rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);100if (lo & SOFT_BAR_ACC_FLAG) {101conf_data = CS5536_ACC_RANGE |102PCI_BASE_ADDRESS_SPACE_IO;103lo &= ~SOFT_BAR_ACC_FLAG;104_wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);105} else {106_rdmsr(GLIU_MSR_REG(GLIU_IOD_BM1), &hi, &lo);107conf_data = (hi & 0x000000ff) << 12;108conf_data |= (lo & 0xfff00000) >> 20;109conf_data |= 0x01;110conf_data &= ~0x02;111}112break;113case PCI_CARDBUS_CIS:114conf_data = PCI_CARDBUS_CIS_POINTER;115break;116case PCI_SUBSYSTEM_VENDOR_ID:117conf_data =118CFG_PCI_VENDOR_ID(CS5536_ACC_SUB_ID, CS5536_SUB_VENDOR_ID);119break;120case PCI_ROM_ADDRESS:121conf_data = PCI_EXPANSION_ROM_BAR;122break;123case PCI_CAPABILITY_LIST:124conf_data = PCI_CAPLIST_USB_POINTER;125break;126case PCI_INTERRUPT_LINE:127conf_data =128CFG_PCI_INTERRUPT_LINE(PCI_DEFAULT_PIN, CS5536_ACC_INTR);129break;130default:131break;132}133134return conf_data;135}136137138