/* SPDX-License-Identifier: GPL-2.0-or-later */1/*2* OpenRISC head.S3*4* Linux architectural port borrowing liberally from similar works of5* others. All original copyrights apply as per the original source6* declaration.7*8* Modifications for the OpenRISC architecture:9* Copyright (C) 2003 Matjaz Breskvar <[email protected]>10* Copyright (C) 2010-2011 Jonas Bonn <[email protected]>11*/1213#include <linux/linkage.h>14#include <linux/threads.h>15#include <linux/errno.h>16#include <linux/init.h>17#include <linux/serial_reg.h>18#include <linux/pgtable.h>19#include <asm/processor.h>20#include <asm/page.h>21#include <asm/mmu.h>22#include <asm/thread_info.h>23#include <asm/cache.h>24#include <asm/spr_defs.h>25#include <asm/asm-offsets.h>26#include <linux/of_fdt.h>2728#define tophys(rd,rs) \29l.movhi rd,hi(-KERNELBASE) ;\30l.add rd,rd,rs3132#define CLEAR_GPR(gpr) \33l.movhi gpr,0x03435#define LOAD_SYMBOL_2_GPR(gpr,symbol) \36l.movhi gpr,hi(symbol) ;\37l.ori gpr,gpr,lo(symbol)383940#define UART_BASE_ADD 0x900000004142#define EXCEPTION_SR (SPR_SR_DME | SPR_SR_IME | SPR_SR_DCE | SPR_SR_ICE | SPR_SR_SM)43#define SYSCALL_SR (SPR_SR_DME | SPR_SR_IME | SPR_SR_DCE | SPR_SR_ICE | SPR_SR_IEE | SPR_SR_TEE | SPR_SR_SM)4445/* ============================================[ tmp store locations ]=== */4647#define SPR_SHADOW_GPR(x) ((x) + SPR_GPR_BASE + 32)4849/*50* emergency_print temporary stores51*/52#ifdef CONFIG_OPENRISC_HAVE_SHADOW_GPRS53#define EMERGENCY_PRINT_STORE_GPR4 l.mtspr r0,r4,SPR_SHADOW_GPR(14)54#define EMERGENCY_PRINT_LOAD_GPR4 l.mfspr r4,r0,SPR_SHADOW_GPR(14)5556#define EMERGENCY_PRINT_STORE_GPR5 l.mtspr r0,r5,SPR_SHADOW_GPR(15)57#define EMERGENCY_PRINT_LOAD_GPR5 l.mfspr r5,r0,SPR_SHADOW_GPR(15)5859#define EMERGENCY_PRINT_STORE_GPR6 l.mtspr r0,r6,SPR_SHADOW_GPR(16)60#define EMERGENCY_PRINT_LOAD_GPR6 l.mfspr r6,r0,SPR_SHADOW_GPR(16)6162#define EMERGENCY_PRINT_STORE_GPR7 l.mtspr r0,r7,SPR_SHADOW_GPR(7)63#define EMERGENCY_PRINT_LOAD_GPR7 l.mfspr r7,r0,SPR_SHADOW_GPR(7)6465#define EMERGENCY_PRINT_STORE_GPR8 l.mtspr r0,r8,SPR_SHADOW_GPR(8)66#define EMERGENCY_PRINT_LOAD_GPR8 l.mfspr r8,r0,SPR_SHADOW_GPR(8)6768#define EMERGENCY_PRINT_STORE_GPR9 l.mtspr r0,r9,SPR_SHADOW_GPR(9)69#define EMERGENCY_PRINT_LOAD_GPR9 l.mfspr r9,r0,SPR_SHADOW_GPR(9)7071#else /* !CONFIG_OPENRISC_HAVE_SHADOW_GPRS */72#define EMERGENCY_PRINT_STORE_GPR4 l.sw 0x20(r0),r473#define EMERGENCY_PRINT_LOAD_GPR4 l.lwz r4,0x20(r0)7475#define EMERGENCY_PRINT_STORE_GPR5 l.sw 0x24(r0),r576#define EMERGENCY_PRINT_LOAD_GPR5 l.lwz r5,0x24(r0)7778#define EMERGENCY_PRINT_STORE_GPR6 l.sw 0x28(r0),r679#define EMERGENCY_PRINT_LOAD_GPR6 l.lwz r6,0x28(r0)8081#define EMERGENCY_PRINT_STORE_GPR7 l.sw 0x2c(r0),r782#define EMERGENCY_PRINT_LOAD_GPR7 l.lwz r7,0x2c(r0)8384#define EMERGENCY_PRINT_STORE_GPR8 l.sw 0x30(r0),r885#define EMERGENCY_PRINT_LOAD_GPR8 l.lwz r8,0x30(r0)8687#define EMERGENCY_PRINT_STORE_GPR9 l.sw 0x34(r0),r988#define EMERGENCY_PRINT_LOAD_GPR9 l.lwz r9,0x34(r0)8990#endif9192/*93* TLB miss handlers temorary stores94*/95#ifdef CONFIG_OPENRISC_HAVE_SHADOW_GPRS96#define EXCEPTION_STORE_GPR2 l.mtspr r0,r2,SPR_SHADOW_GPR(2)97#define EXCEPTION_LOAD_GPR2 l.mfspr r2,r0,SPR_SHADOW_GPR(2)9899#define EXCEPTION_STORE_GPR3 l.mtspr r0,r3,SPR_SHADOW_GPR(3)100#define EXCEPTION_LOAD_GPR3 l.mfspr r3,r0,SPR_SHADOW_GPR(3)101102#define EXCEPTION_STORE_GPR4 l.mtspr r0,r4,SPR_SHADOW_GPR(4)103#define EXCEPTION_LOAD_GPR4 l.mfspr r4,r0,SPR_SHADOW_GPR(4)104105#define EXCEPTION_STORE_GPR5 l.mtspr r0,r5,SPR_SHADOW_GPR(5)106#define EXCEPTION_LOAD_GPR5 l.mfspr r5,r0,SPR_SHADOW_GPR(5)107108#define EXCEPTION_STORE_GPR6 l.mtspr r0,r6,SPR_SHADOW_GPR(6)109#define EXCEPTION_LOAD_GPR6 l.mfspr r6,r0,SPR_SHADOW_GPR(6)110111#else /* !CONFIG_OPENRISC_HAVE_SHADOW_GPRS */112#define EXCEPTION_STORE_GPR2 l.sw 0x64(r0),r2113#define EXCEPTION_LOAD_GPR2 l.lwz r2,0x64(r0)114115#define EXCEPTION_STORE_GPR3 l.sw 0x68(r0),r3116#define EXCEPTION_LOAD_GPR3 l.lwz r3,0x68(r0)117118#define EXCEPTION_STORE_GPR4 l.sw 0x6c(r0),r4119#define EXCEPTION_LOAD_GPR4 l.lwz r4,0x6c(r0)120121#define EXCEPTION_STORE_GPR5 l.sw 0x70(r0),r5122#define EXCEPTION_LOAD_GPR5 l.lwz r5,0x70(r0)123124#define EXCEPTION_STORE_GPR6 l.sw 0x74(r0),r6125#define EXCEPTION_LOAD_GPR6 l.lwz r6,0x74(r0)126127#endif128129/*130* EXCEPTION_HANDLE temporary stores131*/132133#ifdef CONFIG_OPENRISC_HAVE_SHADOW_GPRS134#define EXCEPTION_T_STORE_GPR30 l.mtspr r0,r30,SPR_SHADOW_GPR(30)135#define EXCEPTION_T_LOAD_GPR30(reg) l.mfspr reg,r0,SPR_SHADOW_GPR(30)136137#define EXCEPTION_T_STORE_GPR10 l.mtspr r0,r10,SPR_SHADOW_GPR(10)138#define EXCEPTION_T_LOAD_GPR10(reg) l.mfspr reg,r0,SPR_SHADOW_GPR(10)139140#define EXCEPTION_T_STORE_SP l.mtspr r0,r1,SPR_SHADOW_GPR(1)141#define EXCEPTION_T_LOAD_SP(reg) l.mfspr reg,r0,SPR_SHADOW_GPR(1)142143#else /* !CONFIG_OPENRISC_HAVE_SHADOW_GPRS */144#define EXCEPTION_T_STORE_GPR30 l.sw 0x78(r0),r30145#define EXCEPTION_T_LOAD_GPR30(reg) l.lwz reg,0x78(r0)146147#define EXCEPTION_T_STORE_GPR10 l.sw 0x7c(r0),r10148#define EXCEPTION_T_LOAD_GPR10(reg) l.lwz reg,0x7c(r0)149150#define EXCEPTION_T_STORE_SP l.sw 0x80(r0),r1151#define EXCEPTION_T_LOAD_SP(reg) l.lwz reg,0x80(r0)152#endif153154/* =========================================================[ macros ]=== */155156#ifdef CONFIG_SMP157#define GET_CURRENT_PGD(reg,t1) \158LOAD_SYMBOL_2_GPR(reg,current_pgd) ;\159l.mfspr t1,r0,SPR_COREID ;\160l.slli t1,t1,2 ;\161l.add reg,reg,t1 ;\162tophys (t1,reg) ;\163l.lwz reg,0(t1)164#else165#define GET_CURRENT_PGD(reg,t1) \166LOAD_SYMBOL_2_GPR(reg,current_pgd) ;\167tophys (t1,reg) ;\168l.lwz reg,0(t1)169#endif170171/* Load r10 from current_thread_info_set - clobbers r1 and r30 */172#ifdef CONFIG_SMP173#define GET_CURRENT_THREAD_INFO \174LOAD_SYMBOL_2_GPR(r1,current_thread_info_set) ;\175tophys (r30,r1) ;\176l.mfspr r10,r0,SPR_COREID ;\177l.slli r10,r10,2 ;\178l.add r30,r30,r10 ;\179/* r10: current_thread_info */ ;\180l.lwz r10,0(r30)181#else182#define GET_CURRENT_THREAD_INFO \183LOAD_SYMBOL_2_GPR(r1,current_thread_info_set) ;\184tophys (r30,r1) ;\185/* r10: current_thread_info */ ;\186l.lwz r10,0(r30)187#endif188189/*190* DSCR: this is a common hook for handling exceptions. it will save191* the needed registers, set up stack and pointer to current192* then jump to the handler while enabling MMU193*194* PRMS: handler - a function to jump to. it has to save the195* remaining registers to kernel stack, call196* appropriate arch-independant exception handler197* and finaly jump to ret_from_except198*199* PREQ: unchanged state from the time exception happened200*201* POST: SAVED the following registers original value202* to the new created exception frame pointed to by r1203*204* r1 - ksp pointing to the new (exception) frame205* r4 - EEAR exception EA206* r10 - current pointing to current_thread_info struct207* r12 - syscall 0, since we didn't come from syscall208* r30 - handler address of the handler we'll jump to209*210* handler has to save remaining registers to the exception211* ksp frame *before* tainting them!212*213* NOTE: this function is not reentrant per se. reentrancy is guaranteed214* by processor disabling all exceptions/interrupts when exception215* accours.216*217* OPTM: no need to make it so wasteful to extract ksp when in user mode218*/219220#define EXCEPTION_HANDLE(handler) \221EXCEPTION_T_STORE_GPR30 ;\222l.mfspr r30,r0,SPR_ESR_BASE ;\223l.andi r30,r30,SPR_SR_SM ;\224l.sfeqi r30,0 ;\225EXCEPTION_T_STORE_GPR10 ;\226l.bnf 2f /* kernel_mode */ ;\227EXCEPTION_T_STORE_SP /* delay slot */ ;\2281: /* user_mode: */ ;\229GET_CURRENT_THREAD_INFO ;\230tophys (r30,r10) ;\231l.lwz r1,(TI_KSP)(r30) ;\232/* fall through */ ;\2332: /* kernel_mode: */ ;\234/* create new stack frame, save only needed gprs */ ;\235/* r1: KSP, r10: current, r4: EEAR, r31: __pa(KSP) */ ;\236/* r12: temp, syscall indicator */ ;\237l.addi r1,r1,-(INT_FRAME_SIZE) ;\238/* r1 is KSP, r30 is __pa(KSP) */ ;\239tophys (r30,r1) ;\240l.sw PT_GPR12(r30),r12 ;\241/* r4 use for tmp before EA */ ;\242l.mfspr r12,r0,SPR_EPCR_BASE ;\243l.sw PT_PC(r30),r12 ;\244l.mfspr r12,r0,SPR_ESR_BASE ;\245l.sw PT_SR(r30),r12 ;\246/* save r30 */ ;\247EXCEPTION_T_LOAD_GPR30(r12) ;\248l.sw PT_GPR30(r30),r12 ;\249/* save r10 as was prior to exception */ ;\250EXCEPTION_T_LOAD_GPR10(r12) ;\251l.sw PT_GPR10(r30),r12 ;\252/* save PT_SP as was prior to exception */ ;\253EXCEPTION_T_LOAD_SP(r12) ;\254l.sw PT_SP(r30),r12 ;\255/* save exception r4, set r4 = EA */ ;\256l.sw PT_GPR4(r30),r4 ;\257l.mfspr r4,r0,SPR_EEAR_BASE ;\258/* r12 == 1 if we come from syscall */ ;\259CLEAR_GPR(r12) ;\260/* ----- turn on MMU ----- */ ;\261/* Carry DSX into exception SR */ ;\262l.mfspr r30,r0,SPR_SR ;\263l.andi r30,r30,SPR_SR_DSX ;\264l.ori r30,r30,(EXCEPTION_SR) ;\265l.mtspr r0,r30,SPR_ESR_BASE ;\266/* r30: EA address of handler */ ;\267LOAD_SYMBOL_2_GPR(r30,handler) ;\268l.mtspr r0,r30,SPR_EPCR_BASE ;\269l.rfe270271/*272* this doesn't work273*274*275* #ifdef CONFIG_JUMP_UPON_UNHANDLED_EXCEPTION276* #define UNHANDLED_EXCEPTION(handler) \277* l.ori r3,r0,0x1 ;\278* l.mtspr r0,r3,SPR_SR ;\279* l.movhi r3,hi(0xf0000100) ;\280* l.ori r3,r3,lo(0xf0000100) ;\281* l.jr r3 ;\282* l.nop 1283*284* #endif285*/286287/* DSCR: this is the same as EXCEPTION_HANDLE(), we are just288* a bit more carefull (if we have a PT_SP or current pointer289* corruption) and set them up from 'current_set'290*291*/292#define UNHANDLED_EXCEPTION(handler) \293EXCEPTION_T_STORE_GPR30 ;\294EXCEPTION_T_STORE_GPR10 ;\295EXCEPTION_T_STORE_SP ;\296/* temporary store r3, r9 into r1, r10 */ ;\297l.addi r1,r3,0x0 ;\298l.addi r10,r9,0x0 ;\299LOAD_SYMBOL_2_GPR(r9,_string_unhandled_exception) ;\300tophys (r3,r9) ;\301l.jal _emergency_print ;\302l.nop ;\303l.mfspr r3,r0,SPR_NPC ;\304l.jal _emergency_print_nr ;\305l.andi r3,r3,0x1f00 ;\306LOAD_SYMBOL_2_GPR(r9,_string_epc_prefix) ;\307tophys (r3,r9) ;\308l.jal _emergency_print ;\309l.nop ;\310l.jal _emergency_print_nr ;\311l.mfspr r3,r0,SPR_EPCR_BASE ;\312LOAD_SYMBOL_2_GPR(r9,_string_nl) ;\313tophys (r3,r9) ;\314l.jal _emergency_print ;\315l.nop ;\316/* end of printing */ ;\317l.addi r3,r1,0x0 ;\318l.addi r9,r10,0x0 ;\319/* extract current, ksp from current_set */ ;\320LOAD_SYMBOL_2_GPR(r1,_unhandled_stack_top) ;\321LOAD_SYMBOL_2_GPR(r10,init_thread_union) ;\322/* create new stack frame, save only needed gprs */ ;\323/* r1: KSP, r10: current, r31: __pa(KSP) */ ;\324/* r12: temp, syscall indicator, r13 temp */ ;\325l.addi r1,r1,-(INT_FRAME_SIZE) ;\326/* r1 is KSP, r30 is __pa(KSP) */ ;\327tophys (r30,r1) ;\328l.sw PT_GPR12(r30),r12 ;\329l.mfspr r12,r0,SPR_EPCR_BASE ;\330l.sw PT_PC(r30),r12 ;\331l.mfspr r12,r0,SPR_ESR_BASE ;\332l.sw PT_SR(r30),r12 ;\333/* save r31 */ ;\334EXCEPTION_T_LOAD_GPR30(r12) ;\335l.sw PT_GPR30(r30),r12 ;\336/* save r10 as was prior to exception */ ;\337EXCEPTION_T_LOAD_GPR10(r12) ;\338l.sw PT_GPR10(r30),r12 ;\339/* save PT_SP as was prior to exception */ ;\340EXCEPTION_T_LOAD_SP(r12) ;\341l.sw PT_SP(r30),r12 ;\342l.sw PT_GPR13(r30),r13 ;\343/* --> */ ;\344/* save exception r4, set r4 = EA */ ;\345l.sw PT_GPR4(r30),r4 ;\346l.mfspr r4,r0,SPR_EEAR_BASE ;\347/* r12 == 1 if we come from syscall */ ;\348CLEAR_GPR(r12) ;\349/* ----- play a MMU trick ----- */ ;\350l.ori r30,r0,(EXCEPTION_SR) ;\351l.mtspr r0,r30,SPR_ESR_BASE ;\352/* r31: EA address of handler */ ;\353LOAD_SYMBOL_2_GPR(r30,handler) ;\354l.mtspr r0,r30,SPR_EPCR_BASE ;\355l.rfe356357/* =====================================================[ exceptions] === */358359__HEAD360361/* ---[ 0x100: RESET exception ]----------------------------------------- */362.org 0x100363/* Jump to .init code at _start which lives in the .head section364* and will be discarded after boot.365*/366LOAD_SYMBOL_2_GPR(r15, _start)367tophys (r13,r15) /* MMU disabled */368l.jr r13369l.nop370371/* ---[ 0x200: BUS exception ]------------------------------------------- */372.org 0x200373_dispatch_bus_fault:374EXCEPTION_HANDLE(_bus_fault_handler)375376/* ---[ 0x300: Data Page Fault exception ]------------------------------- */377.org 0x300378_dispatch_do_dpage_fault:379// totaly disable timer interrupt380// l.mtspr r0,r0,SPR_TTMR381// DEBUG_TLB_PROBE(0x300)382// EXCEPTION_DEBUG_VALUE_ER_ENABLED(0x300)383EXCEPTION_HANDLE(_data_page_fault_handler)384385/* ---[ 0x400: Insn Page Fault exception ]------------------------------- */386.org 0x400387_dispatch_do_ipage_fault:388// totaly disable timer interrupt389// l.mtspr r0,r0,SPR_TTMR390// DEBUG_TLB_PROBE(0x400)391// EXCEPTION_DEBUG_VALUE_ER_ENABLED(0x400)392EXCEPTION_HANDLE(_insn_page_fault_handler)393394/* ---[ 0x500: Timer exception ]----------------------------------------- */395.org 0x500396EXCEPTION_HANDLE(_timer_handler)397398/* ---[ 0x600: Alignment exception ]------------------------------------- */399.org 0x600400EXCEPTION_HANDLE(_alignment_handler)401402/* ---[ 0x700: Illegal insn exception ]---------------------------------- */403.org 0x700404EXCEPTION_HANDLE(_illegal_instruction_handler)405406/* ---[ 0x800: External interrupt exception ]---------------------------- */407.org 0x800408EXCEPTION_HANDLE(_external_irq_handler)409410/* ---[ 0x900: DTLB miss exception ]------------------------------------- */411.org 0x900412l.j boot_dtlb_miss_handler413l.nop414415/* ---[ 0xa00: ITLB miss exception ]------------------------------------- */416.org 0xa00417l.j boot_itlb_miss_handler418l.nop419420/* ---[ 0xb00: Range exception ]----------------------------------------- */421.org 0xb00422UNHANDLED_EXCEPTION(_vector_0xb00)423424/* ---[ 0xc00: Syscall exception ]--------------------------------------- */425.org 0xc00426EXCEPTION_HANDLE(_sys_call_handler)427428/* ---[ 0xd00: Floating point exception ]-------------------------------- */429.org 0xd00430EXCEPTION_HANDLE(_fpe_trap_handler)431432/* ---[ 0xe00: Trap exception ]------------------------------------------ */433.org 0xe00434// UNHANDLED_EXCEPTION(_vector_0xe00)435EXCEPTION_HANDLE(_trap_handler)436437/* ---[ 0xf00: Reserved exception ]-------------------------------------- */438.org 0xf00439UNHANDLED_EXCEPTION(_vector_0xf00)440441/* ---[ 0x1000: Reserved exception ]------------------------------------- */442.org 0x1000443UNHANDLED_EXCEPTION(_vector_0x1000)444445/* ---[ 0x1100: Reserved exception ]------------------------------------- */446.org 0x1100447UNHANDLED_EXCEPTION(_vector_0x1100)448449/* ---[ 0x1200: Reserved exception ]------------------------------------- */450.org 0x1200451UNHANDLED_EXCEPTION(_vector_0x1200)452453/* ---[ 0x1300: Reserved exception ]------------------------------------- */454.org 0x1300455UNHANDLED_EXCEPTION(_vector_0x1300)456457/* ---[ 0x1400: Reserved exception ]------------------------------------- */458.org 0x1400459UNHANDLED_EXCEPTION(_vector_0x1400)460461/* ---[ 0x1500: Reserved exception ]------------------------------------- */462.org 0x1500463UNHANDLED_EXCEPTION(_vector_0x1500)464465/* ---[ 0x1600: Reserved exception ]------------------------------------- */466.org 0x1600467UNHANDLED_EXCEPTION(_vector_0x1600)468469/* ---[ 0x1700: Reserved exception ]------------------------------------- */470.org 0x1700471UNHANDLED_EXCEPTION(_vector_0x1700)472473/* ---[ 0x1800: Reserved exception ]------------------------------------- */474.org 0x1800475UNHANDLED_EXCEPTION(_vector_0x1800)476477/* ---[ 0x1900: Reserved exception ]------------------------------------- */478.org 0x1900479UNHANDLED_EXCEPTION(_vector_0x1900)480481/* ---[ 0x1a00: Reserved exception ]------------------------------------- */482.org 0x1a00483UNHANDLED_EXCEPTION(_vector_0x1a00)484485/* ---[ 0x1b00: Reserved exception ]------------------------------------- */486.org 0x1b00487UNHANDLED_EXCEPTION(_vector_0x1b00)488489/* ---[ 0x1c00: Reserved exception ]------------------------------------- */490.org 0x1c00491UNHANDLED_EXCEPTION(_vector_0x1c00)492493/* ---[ 0x1d00: Reserved exception ]------------------------------------- */494.org 0x1d00495UNHANDLED_EXCEPTION(_vector_0x1d00)496497/* ---[ 0x1e00: Reserved exception ]------------------------------------- */498.org 0x1e00499UNHANDLED_EXCEPTION(_vector_0x1e00)500501/* ---[ 0x1f00: Reserved exception ]------------------------------------- */502.org 0x1f00503UNHANDLED_EXCEPTION(_vector_0x1f00)504505.org 0x2000506/* ===================================================[ kernel start ]=== */507508/* .text*/509510/* This early stuff belongs in the .init.text section, but some of the functions below definitely511* don't... */512513__INIT514.global _start515_start:516/* Init r0 to zero as per spec */517CLEAR_GPR(r0)518519/* save kernel parameters */520l.or r25,r0,r3 /* pointer to fdt */521522/*523* ensure a deterministic start524*/525526l.ori r3,r0,0x1527l.mtspr r0,r3,SPR_SR528529/*530* Start the TTCR as early as possible, so that the RNG can make use of531* measurements of boot time from the earliest opportunity. Especially532* important is that the TTCR does not return zero by the time we reach533* random_init().534*/535l.movhi r3,hi(SPR_TTMR_CR)536l.mtspr r0,r3,SPR_TTMR537538CLEAR_GPR(r1)539CLEAR_GPR(r2)540CLEAR_GPR(r3)541CLEAR_GPR(r4)542CLEAR_GPR(r5)543CLEAR_GPR(r6)544CLEAR_GPR(r7)545CLEAR_GPR(r8)546CLEAR_GPR(r9)547CLEAR_GPR(r10)548CLEAR_GPR(r11)549CLEAR_GPR(r12)550CLEAR_GPR(r13)551CLEAR_GPR(r14)552CLEAR_GPR(r15)553CLEAR_GPR(r16)554CLEAR_GPR(r17)555CLEAR_GPR(r18)556CLEAR_GPR(r19)557CLEAR_GPR(r20)558CLEAR_GPR(r21)559CLEAR_GPR(r22)560CLEAR_GPR(r23)561CLEAR_GPR(r24)562CLEAR_GPR(r26)563CLEAR_GPR(r27)564CLEAR_GPR(r28)565CLEAR_GPR(r29)566CLEAR_GPR(r30)567CLEAR_GPR(r31)568569#ifdef CONFIG_SMP570l.mfspr r26,r0,SPR_COREID571l.sfeq r26,r0572l.bnf secondary_wait573l.nop574#endif575/*576* set up initial ksp and current577*/578/* setup kernel stack */579LOAD_SYMBOL_2_GPR(r1,init_thread_union + THREAD_SIZE)580LOAD_SYMBOL_2_GPR(r10,init_thread_union) // setup current581tophys (r31,r10)582l.sw TI_KSP(r31), r1583584l.ori r4,r0,0x0585586587/*588* .data contains initialized data,589* .bss contains uninitialized data - clear it up590*/591clear_bss:592LOAD_SYMBOL_2_GPR(r24, __bss_start)593LOAD_SYMBOL_2_GPR(r26, _end)594tophys(r28,r24)595tophys(r30,r26)596CLEAR_GPR(r24)597CLEAR_GPR(r26)5981:599l.sw (0)(r28),r0600l.sfltu r28,r30601l.bf 1b602l.addi r28,r28,4603604enable_ic:605l.jal _ic_enable606l.nop607608enable_dc:609l.jal _dc_enable610l.nop611612flush_tlb:613l.jal _flush_tlb614l.nop615616/* The MMU needs to be enabled before or1k_early_setup is called */617618enable_mmu:619/*620* enable dmmu & immu621* SR[5] = 0, SR[6] = 0, 6th and 7th bit of SR set to 0622*/623l.mfspr r30,r0,SPR_SR624l.movhi r28,hi(SPR_SR_DME | SPR_SR_IME)625l.ori r28,r28,lo(SPR_SR_DME | SPR_SR_IME)626l.or r30,r30,r28627l.mtspr r0,r30,SPR_SR628l.nop629l.nop630l.nop631l.nop632l.nop633l.nop634l.nop635l.nop636l.nop637l.nop638l.nop639l.nop640l.nop641l.nop642l.nop643l.nop644645// reset the simulation counters646l.nop 5647648/* check fdt header magic word */649l.lwz r3,0(r25) /* load magic from fdt into r3 */650l.movhi r4,hi(OF_DT_HEADER)651l.ori r4,r4,lo(OF_DT_HEADER)652l.sfeq r3,r4653l.bf _fdt_found654l.nop655/* magic number mismatch, set fdt pointer to null */656l.or r25,r0,r0657_fdt_found:658/* pass fdt pointer to or1k_early_setup in r3 */659l.or r3,r0,r25660LOAD_SYMBOL_2_GPR(r24, or1k_early_setup)661l.jalr r24662l.nop663664clear_regs:665/*666* clear all GPRS to increase determinism667*/668CLEAR_GPR(r2)669CLEAR_GPR(r3)670CLEAR_GPR(r4)671CLEAR_GPR(r5)672CLEAR_GPR(r6)673CLEAR_GPR(r7)674CLEAR_GPR(r8)675CLEAR_GPR(r9)676CLEAR_GPR(r11)677CLEAR_GPR(r12)678CLEAR_GPR(r13)679CLEAR_GPR(r14)680CLEAR_GPR(r15)681CLEAR_GPR(r16)682CLEAR_GPR(r17)683CLEAR_GPR(r18)684CLEAR_GPR(r19)685CLEAR_GPR(r20)686CLEAR_GPR(r21)687CLEAR_GPR(r22)688CLEAR_GPR(r23)689CLEAR_GPR(r24)690CLEAR_GPR(r25)691CLEAR_GPR(r26)692CLEAR_GPR(r27)693CLEAR_GPR(r28)694CLEAR_GPR(r29)695CLEAR_GPR(r30)696CLEAR_GPR(r31)697698jump_start_kernel:699/*700* jump to kernel entry (start_kernel)701*/702LOAD_SYMBOL_2_GPR(r30, start_kernel)703l.jr r30704l.nop705706_flush_tlb:707/*708* I N V A L I D A T E T L B e n t r i e s709*/710LOAD_SYMBOL_2_GPR(r5,SPR_DTLBMR_BASE(0))711LOAD_SYMBOL_2_GPR(r6,SPR_ITLBMR_BASE(0))712l.addi r7,r0,128 /* Maximum number of sets */7131:714l.mtspr r5,r0,0x0715l.mtspr r6,r0,0x0716717l.addi r5,r5,1718l.addi r6,r6,1719l.sfeq r7,r0720l.bnf 1b721l.addi r7,r7,-1722723l.jr r9724l.nop725726#ifdef CONFIG_SMP727secondary_wait:728/* Doze the cpu until we are asked to run */729/* If we dont have power management skip doze */730l.mfspr r25,r0,SPR_UPR731l.andi r25,r25,SPR_UPR_PMP732l.sfeq r25,r0733l.bf secondary_check_release734l.nop735736/* Setup special secondary exception handler */737LOAD_SYMBOL_2_GPR(r3, _secondary_evbar)738tophys(r25,r3)739l.mtspr r0,r25,SPR_EVBAR740741/* Enable Interrupts */742l.mfspr r25,r0,SPR_SR743l.ori r25,r25,SPR_SR_IEE744l.mtspr r0,r25,SPR_SR745746/* Unmask interrupts interrupts */747l.mfspr r25,r0,SPR_PICMR748l.ori r25,r25,0xffff749l.mtspr r0,r25,SPR_PICMR750751/* Doze */752l.mfspr r25,r0,SPR_PMR753LOAD_SYMBOL_2_GPR(r3, SPR_PMR_DME)754l.or r25,r25,r3755l.mtspr r0,r25,SPR_PMR756757/* Wakeup - Restore exception handler */758l.mtspr r0,r0,SPR_EVBAR759760secondary_check_release:761/*762* Check if we actually got the release signal, if not go-back to763* sleep.764*/765l.mfspr r25,r0,SPR_COREID766LOAD_SYMBOL_2_GPR(r3, secondary_release)767tophys(r4, r3)768l.lwz r3,0(r4)769l.sfeq r25,r3770l.bnf secondary_wait771l.nop772/* fall through to secondary_init */773774secondary_init:775/*776* set up initial ksp and current777*/778LOAD_SYMBOL_2_GPR(r10, secondary_thread_info)779tophys (r30,r10)780l.lwz r10,0(r30)781l.addi r1,r10,THREAD_SIZE782tophys (r30,r10)783l.sw TI_KSP(r30),r1784785l.jal _ic_enable786l.nop787788l.jal _dc_enable789l.nop790791l.jal _flush_tlb792l.nop793794/*795* enable dmmu & immu796*/797l.mfspr r30,r0,SPR_SR798l.movhi r28,hi(SPR_SR_DME | SPR_SR_IME)799l.ori r28,r28,lo(SPR_SR_DME | SPR_SR_IME)800l.or r30,r30,r28801/*802* This is a bit tricky, we need to switch over from physical addresses803* to virtual addresses on the fly.804* To do that, we first set up ESR with the IME and DME bits set.805* Then EPCR is set to secondary_start and then a l.rfe is issued to806* "jump" to that.807*/808l.mtspr r0,r30,SPR_ESR_BASE809LOAD_SYMBOL_2_GPR(r30, secondary_start)810l.mtspr r0,r30,SPR_EPCR_BASE811l.rfe812813secondary_start:814LOAD_SYMBOL_2_GPR(r30, secondary_start_kernel)815l.jr r30816l.nop817818#endif819820/* ==========================================================[ cache ]=== */821822/* alignment here so we don't change memory offsets with823* memory controller defined824*/825.align 0x2000826827_ic_enable:828/* Check if IC present and skip enabling otherwise */829l.mfspr r24,r0,SPR_UPR830l.andi r26,r24,SPR_UPR_ICP831l.sfeq r26,r0832l.bf 9f833l.nop834835/* Disable IC */836l.mfspr r6,r0,SPR_SR837l.addi r5,r0,-1838l.xori r5,r5,SPR_SR_ICE839l.and r5,r6,r5840l.mtspr r0,r5,SPR_SR841842/* Establish cache block size843If BS=0, 16;844If BS=1, 32;845r14 contain block size846*/847l.mfspr r24,r0,SPR_ICCFGR848l.andi r26,r24,SPR_ICCFGR_CBS849l.srli r28,r26,7850l.ori r30,r0,16851l.sll r14,r30,r28852853/* Establish number of cache sets854r16 contains number of cache sets855r28 contains log(# of cache sets)856*/857l.andi r26,r24,SPR_ICCFGR_NCS858l.srli r28,r26,3859l.ori r30,r0,1860l.sll r16,r30,r28861862/* Invalidate IC */863l.addi r6,r0,0864l.sll r5,r14,r28865// l.mul r5,r14,r16866// l.trap 1867// l.addi r5,r0,IC_SIZE8681:869l.mtspr r0,r6,SPR_ICBIR870l.sfne r6,r5871l.bf 1b872l.add r6,r6,r14873// l.addi r6,r6,IC_LINE874875/* Enable IC */876l.mfspr r6,r0,SPR_SR877l.ori r6,r6,SPR_SR_ICE878l.mtspr r0,r6,SPR_SR879l.nop880l.nop881l.nop882l.nop883l.nop884l.nop885l.nop886l.nop887l.nop888l.nop8899:890l.jr r9891l.nop892893_dc_enable:894/* Check if DC present and skip enabling otherwise */895l.mfspr r24,r0,SPR_UPR896l.andi r26,r24,SPR_UPR_DCP897l.sfeq r26,r0898l.bf 9f899l.nop900901/* Disable DC */902l.mfspr r6,r0,SPR_SR903l.addi r5,r0,-1904l.xori r5,r5,SPR_SR_DCE905l.and r5,r6,r5906l.mtspr r0,r5,SPR_SR907908/* Establish cache block size909If BS=0, 16;910If BS=1, 32;911r14 contain block size912*/913l.mfspr r24,r0,SPR_DCCFGR914l.andi r26,r24,SPR_DCCFGR_CBS915l.srli r28,r26,7916l.ori r30,r0,16917l.sll r14,r30,r28918919/* Establish number of cache sets920r16 contains number of cache sets921r28 contains log(# of cache sets)922*/923l.andi r26,r24,SPR_DCCFGR_NCS924l.srli r28,r26,3925l.ori r30,r0,1926l.sll r16,r30,r28927928/* Invalidate DC */929l.addi r6,r0,0930l.sll r5,r14,r289311:932l.mtspr r0,r6,SPR_DCBIR933l.sfne r6,r5934l.bf 1b935l.add r6,r6,r14936937/* Enable DC */938l.mfspr r6,r0,SPR_SR939l.ori r6,r6,SPR_SR_DCE940l.mtspr r0,r6,SPR_SR9419:942l.jr r9943l.nop944945/* ===============================================[ page table masks ]=== */946947#define DTLB_UP_CONVERT_MASK 0x3fa948#define ITLB_UP_CONVERT_MASK 0x3a949950/* for SMP we'd have (this is a bit subtle, CC must be always set951* for SMP, but since we have _PAGE_PRESENT bit always defined952* we can just modify the mask)953*/954#define DTLB_SMP_CONVERT_MASK 0x3fb955#define ITLB_SMP_CONVERT_MASK 0x3b956957/* ---[ boot dtlb miss handler ]----------------------------------------- */958959boot_dtlb_miss_handler:960961/* mask for DTLB_MR register: - (0) sets V (valid) bit,962* - (31-12) sets bits belonging to VPN (31-12)963*/964#define DTLB_MR_MASK 0xfffff001965966/* mask for DTLB_TR register: - (2) sets CI (cache inhibit) bit,967* - (4) sets A (access) bit,968* - (5) sets D (dirty) bit,969* - (8) sets SRE (superuser read) bit970* - (9) sets SWE (superuser write) bit971* - (31-12) sets bits belonging to VPN (31-12)972*/973#define DTLB_TR_MASK 0xfffff332974975/* These are for masking out the VPN/PPN value from the MR/TR registers...976* it's not the same as the PFN */977#define VPN_MASK 0xfffff000978#define PPN_MASK 0xfffff000979980981EXCEPTION_STORE_GPR6982983#if 0984l.mfspr r6,r0,SPR_ESR_BASE //985l.andi r6,r6,SPR_SR_SM // are we in kernel mode ?986l.sfeqi r6,0 // r6 == 0x1 --> SM987l.bf exit_with_no_dtranslation //988l.nop989#endif990991/* this could be optimized by moving storing of992* non r6 registers here, and jumping r6 restore993* if not in supervisor mode994*/995996EXCEPTION_STORE_GPR2997EXCEPTION_STORE_GPR3998EXCEPTION_STORE_GPR4999EXCEPTION_STORE_GPR510001001l.mfspr r4,r0,SPR_EEAR_BASE // get the offending EA10021003immediate_translation:1004CLEAR_GPR(r6)10051006l.srli r3,r4,0xd // r3 <- r4 / 8192 (sets are relative to page size (8Kb) NOT VPN size (4Kb)10071008l.mfspr r6, r0, SPR_DMMUCFGR1009l.andi r6, r6, SPR_DMMUCFGR_NTS1010l.srli r6, r6, SPR_DMMUCFGR_NTS_OFF1011l.ori r5, r0, 0x11012l.sll r5, r5, r6 // r5 = number DMMU sets1013l.addi r6, r5, -1 // r6 = nsets mask1014l.and r2, r3, r6 // r2 <- r3 % NSETS_MASK10151016l.or r6,r6,r4 // r6 <- r41017l.ori r6,r6,~(VPN_MASK) // r6 <- VPN :VPN .xfff - clear up lo(r6) to 0x**** *fff1018l.movhi r5,hi(DTLB_MR_MASK) // r5 <- ffff:0000.x0001019l.ori r5,r5,lo(DTLB_MR_MASK) // r5 <- ffff:1111.x001 - apply DTLB_MR_MASK1020l.and r5,r5,r6 // r5 <- VPN :VPN .x001 - we have DTLBMR entry1021l.mtspr r2,r5,SPR_DTLBMR_BASE(0) // set DTLBMR10221023/* set up DTLB with no translation for EA <= 0xbfffffff */1024LOAD_SYMBOL_2_GPR(r6,0xbfffffff)1025l.sfgeu r6,r4 // flag if r6 >= r4 (if 0xbfffffff >= EA)1026l.bf 1f // goto out1027l.and r3,r4,r4 // delay slot :: 24 <- r4 (if flag==1)10281029tophys(r3,r4) // r3 <- PA10301:1031l.ori r3,r3,~(PPN_MASK) // r3 <- PPN :PPN .xfff - clear up lo(r6) to 0x**** *fff1032l.movhi r5,hi(DTLB_TR_MASK) // r5 <- ffff:0000.x0001033l.ori r5,r5,lo(DTLB_TR_MASK) // r5 <- ffff:1111.x330 - apply DTLB_MR_MASK1034l.and r5,r5,r3 // r5 <- PPN :PPN .x330 - we have DTLBTR entry1035l.mtspr r2,r5,SPR_DTLBTR_BASE(0) // set DTLBTR10361037EXCEPTION_LOAD_GPR61038EXCEPTION_LOAD_GPR51039EXCEPTION_LOAD_GPR41040EXCEPTION_LOAD_GPR31041EXCEPTION_LOAD_GPR210421043l.rfe // SR <- ESR, PC <- EPC10441045exit_with_no_dtranslation:1046/* EA out of memory or not in supervisor mode */1047EXCEPTION_LOAD_GPR61048EXCEPTION_LOAD_GPR41049l.j _dispatch_bus_fault10501051/* ---[ boot itlb miss handler ]----------------------------------------- */10521053boot_itlb_miss_handler:10541055/* mask for ITLB_MR register: - sets V (valid) bit,1056* - sets bits belonging to VPN (15-12)1057*/1058#define ITLB_MR_MASK 0xfffff00110591060/* mask for ITLB_TR register: - sets A (access) bit,1061* - sets SXE (superuser execute) bit1062* - sets bits belonging to VPN (15-12)1063*/1064#define ITLB_TR_MASK 0xfffff05010651066/*1067#define VPN_MASK 0xffffe0001068#define PPN_MASK 0xffffe0001069*/1070107110721073EXCEPTION_STORE_GPR21074EXCEPTION_STORE_GPR31075EXCEPTION_STORE_GPR41076EXCEPTION_STORE_GPR51077EXCEPTION_STORE_GPR610781079#if 01080l.mfspr r6,r0,SPR_ESR_BASE //1081l.andi r6,r6,SPR_SR_SM // are we in kernel mode ?1082l.sfeqi r6,0 // r6 == 0x1 --> SM1083l.bf exit_with_no_itranslation1084l.nop1085#endif108610871088l.mfspr r4,r0,SPR_EEAR_BASE // get the offending EA10891090earlyearly:1091CLEAR_GPR(r6)10921093l.srli r3,r4,0xd // r3 <- r4 / 8192 (sets are relative to page size (8Kb) NOT VPN size (4Kb)10941095l.mfspr r6, r0, SPR_IMMUCFGR1096l.andi r6, r6, SPR_IMMUCFGR_NTS1097l.srli r6, r6, SPR_IMMUCFGR_NTS_OFF1098l.ori r5, r0, 0x11099l.sll r5, r5, r6 // r5 = number IMMU sets from IMMUCFGR1100l.addi r6, r5, -1 // r6 = nsets mask1101l.and r2, r3, r6 // r2 <- r3 % NSETS_MASK11021103l.or r6,r6,r4 // r6 <- r41104l.ori r6,r6,~(VPN_MASK) // r6 <- VPN :VPN .xfff - clear up lo(r6) to 0x**** *fff1105l.movhi r5,hi(ITLB_MR_MASK) // r5 <- ffff:0000.x0001106l.ori r5,r5,lo(ITLB_MR_MASK) // r5 <- ffff:1111.x001 - apply ITLB_MR_MASK1107l.and r5,r5,r6 // r5 <- VPN :VPN .x001 - we have ITLBMR entry1108l.mtspr r2,r5,SPR_ITLBMR_BASE(0) // set ITLBMR11091110/*1111* set up ITLB with no translation for EA <= 0x0fffffff1112*1113* we need this for head.S mapping (EA = PA). if we move all functions1114* which run with mmu enabled into entry.S, we might be able to eliminate this.1115*1116*/1117LOAD_SYMBOL_2_GPR(r6,0x0fffffff)1118l.sfgeu r6,r4 // flag if r6 >= r4 (if 0xb0ffffff >= EA)1119l.bf 1f // goto out1120l.and r3,r4,r4 // delay slot :: 24 <- r4 (if flag==1)11211122tophys(r3,r4) // r3 <- PA11231:1124l.ori r3,r3,~(PPN_MASK) // r3 <- PPN :PPN .xfff - clear up lo(r6) to 0x**** *fff1125l.movhi r5,hi(ITLB_TR_MASK) // r5 <- ffff:0000.x0001126l.ori r5,r5,lo(ITLB_TR_MASK) // r5 <- ffff:1111.x050 - apply ITLB_MR_MASK1127l.and r5,r5,r3 // r5 <- PPN :PPN .x050 - we have ITLBTR entry1128l.mtspr r2,r5,SPR_ITLBTR_BASE(0) // set ITLBTR11291130EXCEPTION_LOAD_GPR61131EXCEPTION_LOAD_GPR51132EXCEPTION_LOAD_GPR41133EXCEPTION_LOAD_GPR31134EXCEPTION_LOAD_GPR211351136l.rfe // SR <- ESR, PC <- EPC11371138exit_with_no_itranslation:1139EXCEPTION_LOAD_GPR41140EXCEPTION_LOAD_GPR61141l.j _dispatch_bus_fault1142l.nop11431144/* ====================================================================== */1145/*1146* Stuff below here shouldn't go into .head section... maybe this stuff1147* can be moved to entry.S ???1148*/11491150/* ==============================================[ DTLB miss handler ]=== */11511152/*1153* Comments:1154* Exception handlers are entered with MMU off so the following handler1155* needs to use physical addressing1156*1157*/11581159.text1160ENTRY(dtlb_miss_handler)1161EXCEPTION_STORE_GPR21162EXCEPTION_STORE_GPR31163EXCEPTION_STORE_GPR41164/*1165* get EA of the miss1166*/1167l.mfspr r2,r0,SPR_EEAR_BASE1168/*1169* pmd = (pmd_t *)(current_pgd + pgd_index(daddr));1170*/1171GET_CURRENT_PGD(r3,r4) // r3 is current_pgd, r4 is temp1172l.srli r4,r2,0x18 // >> PAGE_SHIFT + (PAGE_SHIFT - 2)1173l.slli r4,r4,0x2 // to get address << 21174l.add r3,r4,r3 // r4 is pgd_index(daddr)1175/*1176* if (pmd_none(*pmd))1177* goto pmd_none:1178*/1179tophys (r4,r3)1180l.lwz r3,0x0(r4) // get *pmd value1181l.sfne r3,r01182l.bnf d_pmd_none1183l.addi r3,r0,0xffffe000 // PAGE_MASK11841185d_pmd_good:1186/*1187* pte = *pte_offset(pmd, daddr);1188*/1189l.lwz r4,0x0(r4) // get **pmd value1190l.and r4,r4,r3 // & PAGE_MASK1191l.srli r2,r2,0xd // >> PAGE_SHIFT, r2 == EEAR1192l.andi r3,r2,0x7ff // (1UL << PAGE_SHIFT - 2) - 11193l.slli r3,r3,0x2 // to get address << 21194l.add r3,r3,r41195l.lwz r3,0x0(r3) // this is pte at last1196/*1197* if (!pte_present(pte))1198*/1199l.andi r4,r3,0x11200l.sfne r4,r0 // is pte present1201l.bnf d_pte_not_present1202l.addi r4,r0,0xffffe3fa // PAGE_MASK | DTLB_UP_CONVERT_MASK1203/*1204* fill DTLB TR register1205*/1206l.and r4,r3,r4 // apply the mask1207// Determine number of DMMU sets1208l.mfspr r2, r0, SPR_DMMUCFGR1209l.andi r2, r2, SPR_DMMUCFGR_NTS1210l.srli r2, r2, SPR_DMMUCFGR_NTS_OFF1211l.ori r3, r0, 0x11212l.sll r3, r3, r2 // r3 = number DMMU sets DMMUCFGR1213l.addi r2, r3, -1 // r2 = nsets mask1214l.mfspr r3, r0, SPR_EEAR_BASE1215l.srli r3, r3, 0xd // >> PAGE_SHIFT1216l.and r2, r3, r2 // calc offset: & (NUM_TLB_ENTRIES-1)1217//NUM_TLB_ENTRIES1218l.mtspr r2,r4,SPR_DTLBTR_BASE(0)1219/*1220* fill DTLB MR register1221*/1222l.slli r3, r3, 0xd /* << PAGE_SHIFT => EA & PAGE_MASK */1223l.ori r4,r3,0x1 // set hardware valid bit: DTBL_MR entry1224l.mtspr r2,r4,SPR_DTLBMR_BASE(0)12251226EXCEPTION_LOAD_GPR21227EXCEPTION_LOAD_GPR31228EXCEPTION_LOAD_GPR41229l.rfe1230d_pmd_none:1231d_pte_not_present:1232EXCEPTION_LOAD_GPR21233EXCEPTION_LOAD_GPR31234EXCEPTION_LOAD_GPR41235EXCEPTION_HANDLE(_dtlb_miss_page_fault_handler)12361237/* ==============================================[ ITLB miss handler ]=== */1238ENTRY(itlb_miss_handler)1239EXCEPTION_STORE_GPR21240EXCEPTION_STORE_GPR31241EXCEPTION_STORE_GPR41242/*1243* get EA of the miss1244*/1245l.mfspr r2,r0,SPR_EEAR_BASE12461247/*1248* pmd = (pmd_t *)(current_pgd + pgd_index(daddr));1249*1250*/1251GET_CURRENT_PGD(r3,r4) // r3 is current_pgd, r5 is temp1252l.srli r4,r2,0x18 // >> PAGE_SHIFT + (PAGE_SHIFT - 2)1253l.slli r4,r4,0x2 // to get address << 21254l.add r3,r4,r3 // r4 is pgd_index(daddr)1255/*1256* if (pmd_none(*pmd))1257* goto pmd_none:1258*/1259tophys (r4,r3)1260l.lwz r3,0x0(r4) // get *pmd value1261l.sfne r3,r01262l.bnf i_pmd_none1263l.addi r3,r0,0xffffe000 // PAGE_MASK12641265i_pmd_good:1266/*1267* pte = *pte_offset(pmd, iaddr);1268*1269*/1270l.lwz r4,0x0(r4) // get **pmd value1271l.and r4,r4,r3 // & PAGE_MASK1272l.srli r2,r2,0xd // >> PAGE_SHIFT, r2 == EEAR1273l.andi r3,r2,0x7ff // (1UL << PAGE_SHIFT - 2) - 11274l.slli r3,r3,0x2 // to get address << 21275l.add r3,r3,r41276l.lwz r3,0x0(r3) // this is pte at last1277/*1278* if (!pte_present(pte))1279*1280*/1281l.andi r4,r3,0x11282l.sfne r4,r0 // is pte present1283l.bnf i_pte_not_present1284l.addi r4,r0,0xffffe03a // PAGE_MASK | ITLB_UP_CONVERT_MASK1285/*1286* fill ITLB TR register1287*/1288l.and r4,r3,r4 // apply the mask1289l.andi r3,r3,0x7c0 // _PAGE_EXEC | _PAGE_SRE | _PAGE_SWE | _PAGE_URE | _PAGE_UWE1290l.sfeq r3,r01291l.bf itlb_tr_fill //_workaround1292// Determine number of IMMU sets1293l.mfspr r2, r0, SPR_IMMUCFGR1294l.andi r2, r2, SPR_IMMUCFGR_NTS1295l.srli r2, r2, SPR_IMMUCFGR_NTS_OFF1296l.ori r3, r0, 0x11297l.sll r3, r3, r2 // r3 = number IMMU sets IMMUCFGR1298l.addi r2, r3, -1 // r2 = nsets mask1299l.mfspr r3, r0, SPR_EEAR_BASE1300l.srli r3, r3, 0xd // >> PAGE_SHIFT1301l.and r2, r3, r2 // calc offset: & (NUM_TLB_ENTRIES-1)13021303/*1304* __PHX__ :: fixme1305* we should not just blindly set executable flags,1306* but it does help with ping. the clean way would be to find out1307* (and fix it) why stack doesn't have execution permissions1308*/13091310itlb_tr_fill_workaround:1311l.ori r4,r4,0xc0 // | (SPR_ITLBTR_UXE | ITLBTR_SXE)1312itlb_tr_fill:1313l.mtspr r2,r4,SPR_ITLBTR_BASE(0)1314/*1315* fill DTLB MR register1316*/1317l.slli r3, r3, 0xd /* << PAGE_SHIFT => EA & PAGE_MASK */1318l.ori r4,r3,0x1 // set hardware valid bit: ITBL_MR entry1319l.mtspr r2,r4,SPR_ITLBMR_BASE(0)13201321EXCEPTION_LOAD_GPR21322EXCEPTION_LOAD_GPR31323EXCEPTION_LOAD_GPR41324l.rfe13251326i_pmd_none:1327i_pte_not_present:1328EXCEPTION_LOAD_GPR21329EXCEPTION_LOAD_GPR31330EXCEPTION_LOAD_GPR41331EXCEPTION_HANDLE(_itlb_miss_page_fault_handler)13321333/* ==============================================[ boot tlb handlers ]=== */133413351336/* =================================================[ debugging aids ]=== */13371338/*1339* DESC: Prints ASCII character stored in r71340*1341* PRMS: r7 - a 32-bit value with an ASCII character in the first byte1342* position.1343*1344* PREQ: The UART at UART_BASE_ADD has to be initialized1345*1346* POST: internally used but restores:1347* r4 - to store UART_BASE_ADD1348* r5 - for loading OFF_TXFULL / THRE,TEMT1349* r6 - for storing bitmask (SERIAL_8250)1350*/1351ENTRY(_emergency_putc)1352EMERGENCY_PRINT_STORE_GPR41353EMERGENCY_PRINT_STORE_GPR51354EMERGENCY_PRINT_STORE_GPR613551356l.movhi r4,hi(UART_BASE_ADD)1357l.ori r4,r4,lo(UART_BASE_ADD)13581359#if defined(CONFIG_SERIAL_LITEUART)1360/* Check OFF_TXFULL status */13611: l.lwz r5,4(r4)1362l.andi r5,r5,0xff1363l.sfnei r5,01364l.bf 1b1365l.nop13661367/* Write character */1368l.andi r7,r7,0xff1369l.sw 0(r4),r71370#elif defined(CONFIG_SERIAL_8250)1371/* Check UART LSR THRE (hold) bit */1372l.addi r6,r0,0x2013731: l.lbz r5,5(r4)1374l.andi r5,r5,0x201375l.sfeq r5,r61376l.bnf 1b1377l.nop13781379/* Write character */1380l.sb 0(r4),r713811382/* Check UART LSR THRE|TEMT (hold, empty) bits */1383l.addi r6,r0,0x6013841: l.lbz r5,5(r4)1385l.andi r5,r5,0x601386l.sfeq r5,r61387l.bnf 1b1388l.nop1389#endif1390EMERGENCY_PRINT_LOAD_GPR61391EMERGENCY_PRINT_LOAD_GPR51392EMERGENCY_PRINT_LOAD_GPR41393l.jr r91394l.nop13951396/*1397* DSCR: prints a string referenced by r3.1398*1399* PRMS: r3 - address of the first character of null1400* terminated string to be printed1401*1402* PREQ: UART at UART_BASE_ADD has to be initialized1403*1404* POST: caller should be aware that r3, r9 are changed1405*/1406ENTRY(_emergency_print)1407EMERGENCY_PRINT_STORE_GPR71408EMERGENCY_PRINT_STORE_GPR914091410/* Load character to r7, check for null terminator */14112: l.lbz r7,0(r3)1412l.sfeqi r7,0x01413l.bf 9f1414l.nop14151416l.jal _emergency_putc1417l.nop14181419/* next character */1420l.j 2b1421l.addi r3,r3,0x1142214239:1424EMERGENCY_PRINT_LOAD_GPR91425EMERGENCY_PRINT_LOAD_GPR71426l.jr r91427l.nop14281429/*1430* DSCR: prints a number in r3 in hex.1431*1432* PRMS: r3 - a 32-bit unsigned integer1433*1434* PREQ: UART at UART_BASE_ADD has to be initialized1435*1436* POST: caller should be aware that r3, r9 are changed1437*/1438ENTRY(_emergency_print_nr)1439EMERGENCY_PRINT_STORE_GPR71440EMERGENCY_PRINT_STORE_GPR81441EMERGENCY_PRINT_STORE_GPR914421443l.addi r8,r0,32 // shift register144414451: /* remove leading zeros */1446l.addi r8,r8,-0x41447l.srl r7,r3,r81448l.andi r7,r7,0xf14491450/* don't skip the last zero if number == 0x0 */1451l.sfeqi r8,0x41452l.bf 2f1453l.nop14541455l.sfeq r7,r01456l.bf 1b1457l.nop145814592:1460l.srl r7,r3,r814611462l.andi r7,r7,0xf1463l.sflts r8,r01464l.bf 9f14651466/* Numbers greater than 9 translate to a-f */1467l.sfgtui r7,0x91468l.bnf 8f1469l.nop1470l.addi r7,r7,0x2714711472/* Convert to ascii and output character */14738: l.jal _emergency_putc1474l.addi r7,r7,0x3014751476/* next character */1477l.j 2b1478l.addi r8,r8,-0x4147914809:1481EMERGENCY_PRINT_LOAD_GPR91482EMERGENCY_PRINT_LOAD_GPR81483EMERGENCY_PRINT_LOAD_GPR71484l.jr r91485l.nop14861487/*1488* This should be used for debugging only.1489* It messes up the Linux early serial output1490* somehow, so use it sparingly and essentially1491* only if you need to debug something that goes wrong1492* before Linux gets the early serial going.1493*1494* Furthermore, you'll have to make sure you set the1495* UART_DEVISOR correctly according to the system1496* clock rate.1497*1498*1499*/1500150115021503#define SYS_CLK 200000001504//#define SYS_CLK 18432001505#define OR32_CONSOLE_BAUD 1152001506#define UART_DIVISOR SYS_CLK/(16*OR32_CONSOLE_BAUD)15071508ENTRY(_early_uart_init)1509l.movhi r3,hi(UART_BASE_ADD)1510l.ori r3,r3,lo(UART_BASE_ADD)15111512#if defined(CONFIG_SERIAL_8250)1513l.addi r4,r0,0x71514l.sb 0x2(r3),r415151516l.addi r4,r0,0x01517l.sb 0x1(r3),r415181519l.addi r4,r0,0x31520l.sb 0x3(r3),r415211522l.lbz r5,3(r3)1523l.ori r4,r5,0x801524l.sb 0x3(r3),r41525l.addi r4,r0,((UART_DIVISOR>>8) & 0x000000ff)1526l.sb UART_DLM(r3),r41527l.addi r4,r0,((UART_DIVISOR) & 0x000000ff)1528l.sb UART_DLL(r3),r41529l.sb 0x3(r3),r51530#endif15311532l.jr r91533l.nop15341535.align 0x10001536.global _secondary_evbar1537_secondary_evbar:15381539.space 0x8001540/* Just disable interrupts and Return */1541l.ori r3,r0,SPR_SR_SM1542l.mtspr r0,r3,SPR_ESR_BASE1543l.rfe154415451546.section .rodata1547_string_unhandled_exception:1548.string "\r\nRunarunaround: Unhandled exception 0x\0"15491550_string_epc_prefix:1551.string ": EPC=0x\0"15521553_string_nl:1554.string "\r\n\0"155515561557/* ========================================[ page aligned structures ]=== */15581559/*1560* .data section should be page aligned1561* (look into arch/openrisc/kernel/vmlinux.lds.S)1562*/1563.section .data,"aw"1564.align 81921565.global empty_zero_page1566empty_zero_page:1567.space 819215681569.global swapper_pg_dir1570swapper_pg_dir:1571.space 819215721573.global _unhandled_stack1574_unhandled_stack:1575.space 81921576_unhandled_stack_top:15771578/* ============================================================[ EOF ]=== */157915801581