Path: blob/master/arch/powerpc/kernel/cpu_setup_power.c
26424 views
// SPDX-License-Identifier: GPL-2.0-or-later1/*2* Copyright 2020, Jordan Niethe, IBM Corporation.3*4* This file contains low level CPU setup functions.5* Originally written in assembly by Benjamin Herrenschmidt & various other6* authors.7*/89#include <asm/reg.h>10#include <asm/synch.h>11#include <linux/bitops.h>12#include <asm/cputable.h>13#include <asm/cpu_setup.h>1415/* Disable CPU_FTR_HVMODE and return false if MSR:HV is not set */16static bool init_hvmode_206(struct cpu_spec *t)17{18u64 msr;1920msr = mfmsr();21if (msr & MSR_HV)22return true;2324t->cpu_features &= ~(CPU_FTR_HVMODE | CPU_FTR_P9_TM_HV_ASSIST);25return false;26}2728static void init_LPCR_ISA300(u64 lpcr, u64 lpes)29{30/* POWER9 has no VRMASD */31lpcr |= (lpes << LPCR_LPES_SH) & LPCR_LPES;32lpcr |= LPCR_PECE0|LPCR_PECE1|LPCR_PECE2;33lpcr |= (4ull << LPCR_DPFD_SH) & LPCR_DPFD;34lpcr &= ~LPCR_HDICE; /* clear HDICE */35lpcr |= (4ull << LPCR_VC_SH);36mtspr(SPRN_LPCR, lpcr);37isync();38}3940/*41* Setup a sane LPCR:42* Called with initial LPCR and desired LPES 2-bit value43*44* LPES = 0b01 (HSRR0/1 used for 0x500)45* PECE = 0b11146* DPFD = 447* HDICE = 048* VC = 0b100 (VPM0=1, VPM1=0, ISL=0)49* VRMASD = 0b10000 (L=1, LP=00)50*51* Other bits untouched for now52*/53static void init_LPCR_ISA206(u64 lpcr, u64 lpes)54{55lpcr |= (0x10ull << LPCR_VRMASD_SH) & LPCR_VRMASD;56init_LPCR_ISA300(lpcr, lpes);57}5859static void init_FSCR(void)60{61u64 fscr;6263fscr = mfspr(SPRN_FSCR);64fscr |= FSCR_TAR|FSCR_EBB;65mtspr(SPRN_FSCR, fscr);66}6768static void init_FSCR_power9(void)69{70u64 fscr;7172fscr = mfspr(SPRN_FSCR);73fscr |= FSCR_SCV;74mtspr(SPRN_FSCR, fscr);75init_FSCR();76}7778static void init_FSCR_power10(void)79{80u64 fscr;8182fscr = mfspr(SPRN_FSCR);83fscr |= FSCR_PREFIX;84mtspr(SPRN_FSCR, fscr);85init_FSCR_power9();86}8788static void init_HFSCR(void)89{90u64 hfscr;9192hfscr = mfspr(SPRN_HFSCR);93hfscr |= HFSCR_TAR|HFSCR_TM|HFSCR_BHRB|HFSCR_PM|HFSCR_DSCR|\94HFSCR_VECVSX|HFSCR_FP|HFSCR_EBB|HFSCR_MSGP;95mtspr(SPRN_HFSCR, hfscr);96}9798static void init_PMU_HV(void)99{100mtspr(SPRN_MMCRC, 0);101}102103static void init_PMU_HV_ISA207(void)104{105mtspr(SPRN_MMCRH, 0);106}107108static void init_PMU(void)109{110mtspr(SPRN_MMCRA, 0);111mtspr(SPRN_MMCR0, MMCR0_FC);112mtspr(SPRN_MMCR1, 0);113mtspr(SPRN_MMCR2, 0);114}115116static void init_PMU_ISA207(void)117{118mtspr(SPRN_MMCRS, 0);119}120121static void init_PMU_ISA31(void)122{123mtspr(SPRN_MMCR3, 0);124mtspr(SPRN_MMCRA, MMCRA_BHRB_DISABLE);125mtspr(SPRN_MMCR0, MMCR0_FC | MMCR0_PMCCEXT);126}127128static void init_DEXCR(void)129{130mtspr(SPRN_DEXCR, DEXCR_INIT);131mtspr(SPRN_HASHKEYR, 0);132}133134/*135* Note that we can be called twice of pseudo-PVRs.136* The parameter offset is not used.137*/138139void __setup_cpu_power7(unsigned long offset, struct cpu_spec *t)140{141if (!init_hvmode_206(t))142return;143144mtspr(SPRN_LPID, 0);145mtspr(SPRN_AMOR, ~0);146mtspr(SPRN_PCR, PCR_MASK);147init_LPCR_ISA206(mfspr(SPRN_LPCR), LPCR_LPES1 >> LPCR_LPES_SH);148}149150void __restore_cpu_power7(void)151{152u64 msr;153154msr = mfmsr();155if (!(msr & MSR_HV))156return;157158mtspr(SPRN_LPID, 0);159mtspr(SPRN_AMOR, ~0);160mtspr(SPRN_PCR, PCR_MASK);161init_LPCR_ISA206(mfspr(SPRN_LPCR), LPCR_LPES1 >> LPCR_LPES_SH);162}163164void __setup_cpu_power8(unsigned long offset, struct cpu_spec *t)165{166init_FSCR();167init_PMU();168init_PMU_ISA207();169170if (!init_hvmode_206(t))171return;172173mtspr(SPRN_LPID, 0);174mtspr(SPRN_AMOR, ~0);175mtspr(SPRN_PCR, PCR_MASK);176init_LPCR_ISA206(mfspr(SPRN_LPCR) | LPCR_PECEDH, 0); /* LPES = 0 */177init_HFSCR();178init_PMU_HV();179init_PMU_HV_ISA207();180}181182void __restore_cpu_power8(void)183{184u64 msr;185186init_FSCR();187init_PMU();188init_PMU_ISA207();189190msr = mfmsr();191if (!(msr & MSR_HV))192return;193194mtspr(SPRN_LPID, 0);195mtspr(SPRN_AMOR, ~0);196mtspr(SPRN_PCR, PCR_MASK);197init_LPCR_ISA206(mfspr(SPRN_LPCR) | LPCR_PECEDH, 0); /* LPES = 0 */198init_HFSCR();199init_PMU_HV();200init_PMU_HV_ISA207();201}202203void __setup_cpu_power9(unsigned long offset, struct cpu_spec *t)204{205init_FSCR_power9();206init_PMU();207208if (!init_hvmode_206(t))209return;210211mtspr(SPRN_PSSCR, 0);212mtspr(SPRN_LPID, 0);213mtspr(SPRN_PID, 0);214mtspr(SPRN_AMOR, ~0);215mtspr(SPRN_PCR, PCR_MASK);216init_LPCR_ISA300((mfspr(SPRN_LPCR) | LPCR_PECEDH | LPCR_PECE_HVEE |\217LPCR_HVICE | LPCR_HEIC) & ~(LPCR_UPRT | LPCR_HR), 0);218init_HFSCR();219init_PMU_HV();220}221222void __restore_cpu_power9(void)223{224u64 msr;225226init_FSCR_power9();227init_PMU();228229msr = mfmsr();230if (!(msr & MSR_HV))231return;232233mtspr(SPRN_PSSCR, 0);234mtspr(SPRN_LPID, 0);235mtspr(SPRN_PID, 0);236mtspr(SPRN_AMOR, ~0);237mtspr(SPRN_PCR, PCR_MASK);238init_LPCR_ISA300((mfspr(SPRN_LPCR) | LPCR_PECEDH | LPCR_PECE_HVEE |\239LPCR_HVICE | LPCR_HEIC) & ~(LPCR_UPRT | LPCR_HR), 0);240init_HFSCR();241init_PMU_HV();242}243244void __setup_cpu_power10(unsigned long offset, struct cpu_spec *t)245{246init_FSCR_power10();247init_PMU();248init_PMU_ISA31();249init_DEXCR();250251if (!init_hvmode_206(t))252return;253254mtspr(SPRN_PSSCR, 0);255mtspr(SPRN_LPID, 0);256mtspr(SPRN_PID, 0);257mtspr(SPRN_AMOR, ~0);258mtspr(SPRN_PCR, PCR_MASK);259init_LPCR_ISA300((mfspr(SPRN_LPCR) | LPCR_PECEDH | LPCR_PECE_HVEE |\260LPCR_HVICE | LPCR_HEIC) & ~(LPCR_UPRT | LPCR_HR), 0);261init_HFSCR();262init_PMU_HV();263}264265void __restore_cpu_power10(void)266{267u64 msr;268269init_FSCR_power10();270init_PMU();271init_PMU_ISA31();272init_DEXCR();273274msr = mfmsr();275if (!(msr & MSR_HV))276return;277278mtspr(SPRN_PSSCR, 0);279mtspr(SPRN_LPID, 0);280mtspr(SPRN_PID, 0);281mtspr(SPRN_AMOR, ~0);282mtspr(SPRN_PCR, PCR_MASK);283init_LPCR_ISA300((mfspr(SPRN_LPCR) | LPCR_PECEDH | LPCR_PECE_HVEE |\284LPCR_HVICE | LPCR_HEIC) & ~(LPCR_UPRT | LPCR_HR), 0);285init_HFSCR();286init_PMU_HV();287}288289290