Path: blob/master/arch/powerpc/platforms/86xx/gef_sbc610.c
26481 views
// SPDX-License-Identifier: GPL-2.0-or-later1/*2* GE SBC610 board support3*4* Author: Martyn Welch <[email protected]>5*6* Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.7*8* Based on: mpc86xx_hpcn.c (MPC86xx HPCN board specific routines)9* Copyright 2006 Freescale Semiconductor Inc.10*11* NEC fixup adapted from arch/mips/pci/fixup-lm2e.c12*/1314#include <linux/stddef.h>15#include <linux/kernel.h>16#include <linux/pci.h>17#include <linux/kdev_t.h>18#include <linux/delay.h>19#include <linux/seq_file.h>20#include <linux/of.h>21#include <linux/of_address.h>2223#include <asm/time.h>24#include <asm/machdep.h>25#include <asm/pci-bridge.h>26#include <mm/mmu_decl.h>27#include <asm/udbg.h>2829#include <asm/mpic.h>30#include <asm/nvram.h>3132#include <sysdev/fsl_pci.h>33#include <sysdev/fsl_soc.h>34#include <sysdev/ge/ge_pic.h>3536#include "mpc86xx.h"3738#undef DEBUG3940#ifdef DEBUG41#define DBG (fmt...) do { printk(KERN_ERR "SBC610: " fmt); } while (0)42#else43#define DBG (fmt...) do { } while (0)44#endif4546void __iomem *sbc610_regs;4748static void __init gef_sbc610_init_irq(void)49{50struct device_node *cascade_node = NULL;5152mpc86xx_init_irq();5354/*55* There is a simple interrupt handler in the main FPGA, this needs56* to be cascaded into the MPIC57*/58cascade_node = of_find_compatible_node(NULL, NULL, "gef,fpga-pic");59if (!cascade_node) {60printk(KERN_WARNING "SBC610: No FPGA PIC\n");61return;62}6364gef_pic_init(cascade_node);65of_node_put(cascade_node);66}6768static void __init gef_sbc610_setup_arch(void)69{70struct device_node *regs;7172printk(KERN_INFO "GE Intelligent Platforms SBC610 6U VPX SBC\n");7374#ifdef CONFIG_SMP75mpc86xx_smp_init();76#endif7778fsl_pci_assign_primary();7980/* Remap basic board registers */81regs = of_find_compatible_node(NULL, NULL, "gef,fpga-regs");82if (regs) {83sbc610_regs = of_iomap(regs, 0);84if (sbc610_regs == NULL)85printk(KERN_WARNING "Unable to map board registers\n");86of_node_put(regs);87}8889#if defined(CONFIG_MMIO_NVRAM)90mmio_nvram_init();91#endif92}9394/* Return the PCB revision */95static unsigned int gef_sbc610_get_pcb_rev(void)96{97unsigned int reg;9899reg = ioread32(sbc610_regs);100return (reg >> 8) & 0xff;101}102103/* Return the board (software) revision */104static unsigned int gef_sbc610_get_board_rev(void)105{106unsigned int reg;107108reg = ioread32(sbc610_regs);109return (reg >> 16) & 0xff;110}111112/* Return the FPGA revision */113static unsigned int gef_sbc610_get_fpga_rev(void)114{115unsigned int reg;116117reg = ioread32(sbc610_regs);118return (reg >> 24) & 0xf;119}120121static void gef_sbc610_show_cpuinfo(struct seq_file *m)122{123uint svid = mfspr(SPRN_SVR);124125seq_printf(m, "Vendor\t\t: GE Intelligent Platforms\n");126127seq_printf(m, "Revision\t: %u%c\n", gef_sbc610_get_pcb_rev(),128('A' + gef_sbc610_get_board_rev() - 1));129seq_printf(m, "FPGA Revision\t: %u\n", gef_sbc610_get_fpga_rev());130131seq_printf(m, "SVR\t\t: 0x%x\n", svid);132}133134static void gef_sbc610_nec_fixup(struct pci_dev *pdev)135{136unsigned int val;137138/* Do not do the fixup on other platforms! */139if (!machine_is(gef_sbc610))140return;141142printk(KERN_INFO "Running NEC uPD720101 Fixup\n");143144/* Ensure ports 1, 2, 3, 4 & 5 are enabled */145pci_read_config_dword(pdev, 0xe0, &val);146pci_write_config_dword(pdev, 0xe0, (val & ~7) | 0x5);147148/* System clock is 48-MHz Oscillator and EHCI Enabled. */149pci_write_config_dword(pdev, 0xe4, 1 << 5);150}151DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_USB,152gef_sbc610_nec_fixup);153154machine_arch_initcall(gef_sbc610, mpc86xx_common_publish_devices);155156define_machine(gef_sbc610) {157.name = "GE SBC610",158.compatible = "gef,sbc610",159.setup_arch = gef_sbc610_setup_arch,160.init_IRQ = gef_sbc610_init_irq,161.show_cpuinfo = gef_sbc610_show_cpuinfo,162.get_irq = mpic_get_irq,163.time_init = mpc86xx_time_init,164.progress = udbg_progress,165#ifdef CONFIG_PCI166.pcibios_fixup_bus = fsl_pcibios_fixup_bus,167#endif168};169170171