Book a Demo!
CoCalc Logo Icon
StoreFeaturesDocsShareSupportNewsAboutPoliciesSign UpSign In
torvalds
GitHub Repository: torvalds/linux
Path: blob/master/arch/powerpc/sysdev/cpm_common.c
26489 views
1
// SPDX-License-Identifier: GPL-2.0-only
2
/*
3
* Common CPM code
4
*
5
* Author: Scott Wood <[email protected]>
6
*
7
* Copyright 2007-2008,2010 Freescale Semiconductor, Inc.
8
*
9
* Some parts derived from commproc.c/cpm2_common.c, which is:
10
* Copyright (c) 1997 Dan error_act ([email protected])
11
* Copyright (c) 1999-2001 Dan Malek <[email protected]>
12
* Copyright (c) 2000 MontaVista Software, Inc ([email protected])
13
* 2006 (c) MontaVista Software, Inc.
14
* Vitaly Bordug <[email protected]>
15
*/
16
17
#include <linux/init.h>
18
#include <linux/spinlock.h>
19
#include <linux/export.h>
20
#include <linux/of.h>
21
#include <linux/slab.h>
22
23
#include <asm/udbg.h>
24
#include <asm/io.h>
25
#include <asm/cpm.h>
26
#include <asm/fixmap.h>
27
#include <soc/fsl/qe/qe.h>
28
29
#include <mm/mmu_decl.h>
30
31
#if defined(CONFIG_CPM2) || defined(CONFIG_8xx_GPIO)
32
#include <linux/gpio/legacy-of-mm-gpiochip.h>
33
#endif
34
35
static int __init cpm_init(void)
36
{
37
struct device_node *np;
38
39
np = of_find_compatible_node(NULL, NULL, "fsl,cpm1");
40
if (!np)
41
np = of_find_compatible_node(NULL, NULL, "fsl,cpm2");
42
if (!np)
43
return -ENODEV;
44
cpm_muram_init();
45
of_node_put(np);
46
return 0;
47
}
48
subsys_initcall(cpm_init);
49
50
#ifdef CONFIG_PPC_EARLY_DEBUG_CPM
51
static u32 __iomem *cpm_udbg_txdesc;
52
static u8 __iomem *cpm_udbg_txbuf;
53
54
static void udbg_putc_cpm(char c)
55
{
56
if (c == '\n')
57
udbg_putc_cpm('\r');
58
59
while (in_be32(&cpm_udbg_txdesc[0]) & 0x80000000)
60
;
61
62
out_8(cpm_udbg_txbuf, c);
63
out_be32(&cpm_udbg_txdesc[0], 0xa0000001);
64
}
65
66
void __init udbg_init_cpm(void)
67
{
68
#ifdef CONFIG_PPC_8xx
69
mmu_mapin_immr();
70
71
cpm_udbg_txdesc = (u32 __iomem __force *)
72
(CONFIG_PPC_EARLY_DEBUG_CPM_ADDR - PHYS_IMMR_BASE +
73
VIRT_IMMR_BASE);
74
cpm_udbg_txbuf = (u8 __iomem __force *)
75
(in_be32(&cpm_udbg_txdesc[1]) - PHYS_IMMR_BASE +
76
VIRT_IMMR_BASE);
77
#else
78
cpm_udbg_txdesc = (u32 __iomem __force *)
79
CONFIG_PPC_EARLY_DEBUG_CPM_ADDR;
80
cpm_udbg_txbuf = (u8 __iomem __force *)in_be32(&cpm_udbg_txdesc[1]);
81
#endif
82
83
if (cpm_udbg_txdesc) {
84
#ifdef CONFIG_CPM2
85
setbat(1, 0xf0000000, 0xf0000000, 1024*1024, PAGE_KERNEL_NCG);
86
#endif
87
udbg_putc = udbg_putc_cpm;
88
}
89
}
90
#endif
91
92
#if defined(CONFIG_CPM2) || defined(CONFIG_8xx_GPIO)
93
94
struct cpm2_ioports {
95
u32 dir, par, sor, odr, dat;
96
u32 res[3];
97
};
98
99
struct cpm2_gpio32_chip {
100
struct of_mm_gpio_chip mm_gc;
101
spinlock_t lock;
102
103
/* shadowed data register to clear/set bits safely */
104
u32 cpdata;
105
};
106
107
static void cpm2_gpio32_save_regs(struct of_mm_gpio_chip *mm_gc)
108
{
109
struct cpm2_gpio32_chip *cpm2_gc =
110
container_of(mm_gc, struct cpm2_gpio32_chip, mm_gc);
111
struct cpm2_ioports __iomem *iop = mm_gc->regs;
112
113
cpm2_gc->cpdata = in_be32(&iop->dat);
114
}
115
116
static int cpm2_gpio32_get(struct gpio_chip *gc, unsigned int gpio)
117
{
118
struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
119
struct cpm2_ioports __iomem *iop = mm_gc->regs;
120
u32 pin_mask;
121
122
pin_mask = 1 << (31 - gpio);
123
124
return !!(in_be32(&iop->dat) & pin_mask);
125
}
126
127
static void __cpm2_gpio32_set(struct of_mm_gpio_chip *mm_gc, u32 pin_mask,
128
int value)
129
{
130
struct cpm2_gpio32_chip *cpm2_gc = gpiochip_get_data(&mm_gc->gc);
131
struct cpm2_ioports __iomem *iop = mm_gc->regs;
132
133
if (value)
134
cpm2_gc->cpdata |= pin_mask;
135
else
136
cpm2_gc->cpdata &= ~pin_mask;
137
138
out_be32(&iop->dat, cpm2_gc->cpdata);
139
}
140
141
static int cpm2_gpio32_set(struct gpio_chip *gc, unsigned int gpio, int value)
142
{
143
struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
144
struct cpm2_gpio32_chip *cpm2_gc = gpiochip_get_data(gc);
145
unsigned long flags;
146
u32 pin_mask = 1 << (31 - gpio);
147
148
spin_lock_irqsave(&cpm2_gc->lock, flags);
149
150
__cpm2_gpio32_set(mm_gc, pin_mask, value);
151
152
spin_unlock_irqrestore(&cpm2_gc->lock, flags);
153
154
return 0;
155
}
156
157
static int cpm2_gpio32_dir_out(struct gpio_chip *gc, unsigned int gpio, int val)
158
{
159
struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
160
struct cpm2_gpio32_chip *cpm2_gc = gpiochip_get_data(gc);
161
struct cpm2_ioports __iomem *iop = mm_gc->regs;
162
unsigned long flags;
163
u32 pin_mask = 1 << (31 - gpio);
164
165
spin_lock_irqsave(&cpm2_gc->lock, flags);
166
167
setbits32(&iop->dir, pin_mask);
168
__cpm2_gpio32_set(mm_gc, pin_mask, val);
169
170
spin_unlock_irqrestore(&cpm2_gc->lock, flags);
171
172
return 0;
173
}
174
175
static int cpm2_gpio32_dir_in(struct gpio_chip *gc, unsigned int gpio)
176
{
177
struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
178
struct cpm2_gpio32_chip *cpm2_gc = gpiochip_get_data(gc);
179
struct cpm2_ioports __iomem *iop = mm_gc->regs;
180
unsigned long flags;
181
u32 pin_mask = 1 << (31 - gpio);
182
183
spin_lock_irqsave(&cpm2_gc->lock, flags);
184
185
clrbits32(&iop->dir, pin_mask);
186
187
spin_unlock_irqrestore(&cpm2_gc->lock, flags);
188
189
return 0;
190
}
191
192
int cpm2_gpiochip_add32(struct device *dev)
193
{
194
struct device_node *np = dev->of_node;
195
struct cpm2_gpio32_chip *cpm2_gc;
196
struct of_mm_gpio_chip *mm_gc;
197
struct gpio_chip *gc;
198
199
cpm2_gc = kzalloc(sizeof(*cpm2_gc), GFP_KERNEL);
200
if (!cpm2_gc)
201
return -ENOMEM;
202
203
spin_lock_init(&cpm2_gc->lock);
204
205
mm_gc = &cpm2_gc->mm_gc;
206
gc = &mm_gc->gc;
207
208
mm_gc->save_regs = cpm2_gpio32_save_regs;
209
gc->ngpio = 32;
210
gc->direction_input = cpm2_gpio32_dir_in;
211
gc->direction_output = cpm2_gpio32_dir_out;
212
gc->get = cpm2_gpio32_get;
213
gc->set = cpm2_gpio32_set;
214
gc->parent = dev;
215
gc->owner = THIS_MODULE;
216
217
return of_mm_gpiochip_add_data(np, mm_gc, cpm2_gc);
218
}
219
#endif /* CONFIG_CPM2 || CONFIG_8xx_GPIO */
220
221