Path: blob/master/arch/sh/boards/mach-highlander/irq-r7785rp.c
26535 views
// SPDX-License-Identifier: GPL-2.01/*2* Renesas Solutions Highlander R7785RP Support.3*4* Copyright (C) 2002 Atom Create Engineering Co., Ltd.5* Copyright (C) 2006 - 2008 Paul Mundt6* Copyright (C) 2007 Magnus Damm7*/8#include <linux/init.h>9#include <linux/irq.h>10#include <linux/io.h>11#include <mach/highlander.h>1213enum {14UNUSED = 0,1516/* FPGA specific interrupt sources */17CF, /* Compact Flash */18SMBUS, /* SMBUS */19TP, /* Touch panel */20RTC, /* RTC Alarm */21TH_ALERT, /* Temperature sensor */22AX88796, /* Ethernet controller */2324/* external bus connector */25EXT0, EXT1, EXT2, EXT3, EXT4, EXT5, EXT6, EXT7,26};2728static struct intc_vect vectors[] __initdata = {29INTC_IRQ(CF, IRQ_CF),30INTC_IRQ(SMBUS, IRQ_SMBUS),31INTC_IRQ(TP, IRQ_TP),32INTC_IRQ(RTC, IRQ_RTC),33INTC_IRQ(TH_ALERT, IRQ_TH_ALERT),3435INTC_IRQ(EXT0, IRQ_EXT0), INTC_IRQ(EXT1, IRQ_EXT1),36INTC_IRQ(EXT2, IRQ_EXT2), INTC_IRQ(EXT3, IRQ_EXT3),3738INTC_IRQ(EXT4, IRQ_EXT4), INTC_IRQ(EXT5, IRQ_EXT5),39INTC_IRQ(EXT6, IRQ_EXT6), INTC_IRQ(EXT7, IRQ_EXT7),4041INTC_IRQ(AX88796, IRQ_AX88796),42};4344static struct intc_mask_reg mask_registers[] __initdata = {45{ 0xa4000010, 0, 16, /* IRLMCR1 */46{ 0, 0, 0, 0, CF, AX88796, SMBUS, TP,47RTC, 0, TH_ALERT, 0, 0, 0, 0, 0 } },48{ 0xa4000012, 0, 16, /* IRLMCR2 */49{ 0, 0, 0, 0, 0, 0, 0, 0,50EXT7, EXT6, EXT5, EXT4, EXT3, EXT2, EXT1, EXT0 } },51};5253static unsigned char irl2irq[HL_NR_IRL] __initdata = {540, IRQ_CF, IRQ_EXT4, IRQ_EXT5,55IRQ_EXT6, IRQ_EXT7, IRQ_SMBUS, IRQ_TP,56IRQ_RTC, IRQ_TH_ALERT, IRQ_AX88796, IRQ_EXT0,57IRQ_EXT1, IRQ_EXT2, IRQ_EXT3,58};5960static DECLARE_INTC_DESC(intc_desc, "r7785rp", vectors,61NULL, mask_registers, NULL, NULL);6263unsigned char * __init highlander_plat_irq_setup(void)64{65if ((__raw_readw(0xa4000158) & 0xf000) != 0x1000)66return NULL;6768printk(KERN_INFO "Using r7785rp interrupt controller.\n");6970__raw_writew(0x0000, PA_IRLSSR1); /* FPGA IRLSSR1(CF_CD clear) */7172/* Setup the FPGA IRL */73__raw_writew(0x0000, PA_IRLPRA); /* FPGA IRLA */74__raw_writew(0xe598, PA_IRLPRB); /* FPGA IRLB */75__raw_writew(0x7060, PA_IRLPRC); /* FPGA IRLC */76__raw_writew(0x0000, PA_IRLPRD); /* FPGA IRLD */77__raw_writew(0x4321, PA_IRLPRE); /* FPGA IRLE */78__raw_writew(0xdcba, PA_IRLPRF); /* FPGA IRLF */7980register_intc_controller(&intc_desc);81return irl2irq;82}838485