Path: blob/master/arch/sh/include/mach-common/mach/sh2007.h
26495 views
/* SPDX-License-Identifier: GPL-2.0 */1#ifndef __MACH_SH2007_H2#define __MACH_SH2007_H34#define CS5BCR 0xff8020505#define CS5WCR 0xff8020586#define CS5PCR 0xff80207078#define BUS_SZ8 19#define BUS_SZ16 210#define BUS_SZ32 31112#define PCMCIA_IODYN 113#define PCMCIA_ATA 014#define PCMCIA_IO8 215#define PCMCIA_IO16 316#define PCMCIA_COMM8 417#define PCMCIA_COMM16 518#define PCMCIA_ATTR8 619#define PCMCIA_ATTR16 72021#define TYPE_SRAM 022#define TYPE_PCMCIA 42324/* write-read/write-write delay (0-7:0,1,2,3,4,5,6,7) */25#define IWW5 026#define IWW6 327/* different area, read-write delay (0-7:0,1,2,3,4,5,6,7) */28#define IWRWD5 229#define IWRWD6 230/* same area, read-write delay (0-7:0,1,2,3,4,5,6,7) */31#define IWRWS5 232#define IWRWS6 233/* different area, read-read delay (0-7:0,1,2,3,4,5,6,7) */34#define IWRRD5 235#define IWRRD6 236/* same area, read-read delay (0-7:0,1,2,3,4,5,6,7) */37#define IWRRS5 038#define IWRRS6 239/* burst count (0-3:4,8,16,32) */40#define BST5 041#define BST6 042/* bus size */43#define SZ5 BUS_SZ1644#define SZ6 BUS_SZ1645/* RD hold for SRAM (0-1:0,1) */46#define RDSPL5 047#define RDSPL6 048/* Burst pitch (0-7:0,1,2,3,4,5,6,7) */49#define BW5 050#define BW6 051/* Multiplex (0-1:0,1) */52#define MPX5 053#define MPX6 054/* device type */55#define TYPE5 TYPE_PCMCIA56#define TYPE6 TYPE_PCMCIA57/* address setup before assert CSn for SRAM (0-7:0,1,2,3,4,5,6,7) */58#define ADS5 059#define ADS6 060/* address hold after negate CSn for SRAM (0-7:0,1,2,3,4,5,6,7) */61#define ADH5 062#define ADH6 063/* CSn assert to RD assert delay for SRAM (0-7:0,1,2,3,4,5,6,7) */64#define RDS5 065#define RDS6 066/* RD negate to CSn negate delay for SRAM (0-7:0,1,2,3,4,5,6,7) */67#define RDH5 068#define RDH6 069/* CSn assert to WE assert delay for SRAM (0-7:0,1,2,3,4,5,6,7) */70#define WTS5 071#define WTS6 072/* WE negate to CSn negate delay for SRAM (0-7:0,1,2,3,4,5,6,7) */73#define WTH5 074#define WTH6 075/* BS hold (0-1:1,2) */76#define BSH5 077#define BSH6 078/* wait cycle (0-15:0,1,2,3,4,5,6,7,8,9,11,13,15,17,21,25) */79#define IW5 6 /* 60ns PIO mode 4 */80#define IW6 15 /* 250ns */8182#define SAA5 PCMCIA_IODYN /* IDE area b4000000-b5ffffff */83#define SAB5 PCMCIA_IODYN /* CF area b6000000-b7ffffff */84#define PCWA5 0 /* additional wait A (0-3:0,15,30,50) */85#define PCWB5 0 /* additional wait B (0-3:0,15,30,50) */86/* wait B (0-15:0,1,2,3,4,5,6,7,8,9,11,13,15,17,21,25) */87#define PCIW5 1288/* Address->OE/WE assert delay A (0-7:0,1,2,3,6,9,12,15) */89#define TEDA5 290/* Address->OE/WE assert delay B (0-7:0,1,2,3,6,9,12,15) */91#define TEDB5 492/* OE/WE negate->Address delay A (0-7:0,1,2,3,6,9,12,15) */93#define TEHA5 294/* OE/WE negate->Address delay B (0-7:0,1,2,3,6,9,12,15) */95#define TEHB5 39697#define CS5BCR_D ((IWW5<<28)|(IWRWD5<<24)|(IWRWS5<<20)| \98(IWRRD5<<16)|(IWRRS5<<12)|(BST5<<10)| \99(SZ5<<8)|(RDSPL5<<7)|(BW5<<4)|(MPX5<<3)|TYPE5)100#define CS5WCR_D ((ADS5<<28)|(ADH5<<24)|(RDS5<<20)| \101(RDH5<<16)|(WTS5<<12)|(WTH5<<8)|(BSH5<<4)|IW5)102#define CS5PCR_D ((SAA5<<28)|(SAB5<<24)|(PCWA5<<22)| \103(PCWB5<<20)|(PCIW5<<16)|(TEDA5<<12)| \104(TEDB5<<8)|(TEHA5<<4)|TEHB5)105106#define SMC0_BASE 0xb0800000 /* eth0 */107#define SMC1_BASE 0xb0900000 /* eth1 */108#define CF_BASE 0xb6100000 /* Compact Flash (I/O area) */109#define IDE_BASE 0xb4000000 /* IDE */110#define PC104_IO_BASE 0xb8000000111#define PC104_MEM_BASE 0xba000000112#define SMC_IO_SIZE 0x100113114#define CF_OFFSET 0x1f0115#define IDE_OFFSET 0x170116117#endif /* __MACH_SH2007_H */118119120