Path: blob/master/arch/sh/include/mach-common/mach/sh7785lcr.h
26495 views
/* SPDX-License-Identifier: GPL-2.0 */1#ifndef __ASM_SH_RENESAS_SH7785LCR_H2#define __ASM_SH_RENESAS_SH7785LCR_H34/*5* This board has 2 physical memory maps.6* It can be changed with DIP switch(S2-5).7*8* phys address | S2-5 = OFF | S2-5 = ON9* -----------------------------+---------------+---------------10* 0x00000000 - 0x03ffffff(CS0) | NOR Flash | NOR Flash11* 0x04000000 - 0x05ffffff(CS1) | PLD | PLD12* 0x06000000 - 0x07ffffff(CS1) | I2C | I2C13* 0x08000000 - 0x0bffffff(CS2) | USB | DDR SDRAM14* 0x0c000000 - 0x0fffffff(CS3) | SD | DDR SDRAM15* 0x10000000 - 0x13ffffff(CS4) | SM107 | SM10716* 0x14000000 - 0x17ffffff(CS5) | reserved | USB17* 0x18000000 - 0x1bffffff(CS6) | reserved | SD18* 0x40000000 - 0x5fffffff | DDR SDRAM | (cannot use)19*20*/2122#define NOR_FLASH_ADDR 0x0000000023#define NOR_FLASH_SIZE 0x040000002425#define PLD_BASE_ADDR 0x0400000026#define PLD_PCICR (PLD_BASE_ADDR + 0x00)27#define PLD_LCD_BK_CONTR (PLD_BASE_ADDR + 0x02)28#define PLD_LOCALCR (PLD_BASE_ADDR + 0x04)29#define PLD_POFCR (PLD_BASE_ADDR + 0x06)30#define PLD_LEDCR (PLD_BASE_ADDR + 0x08)31#define PLD_SWSR (PLD_BASE_ADDR + 0x0a)32#define PLD_VERSR (PLD_BASE_ADDR + 0x0c)33#define PLD_MMSR (PLD_BASE_ADDR + 0x0e)3435#define PCA9564_ADDR 0x06000000 /* I2C */36#define PCA9564_SIZE 0x000001003738#define PCA9564_PROTO_32BIT_ADDR 0x140000003940#define SM107_MEM_ADDR 0x1000000041#define SM107_MEM_SIZE 0x00e0000042#define SM107_REG_ADDR 0x13e0000043#define SM107_REG_SIZE 0x002000004445#if defined(CONFIG_SH_SH7785LCR_29BIT_PHYSMAPS)46#define R8A66597_ADDR 0x14000000 /* USB */47#define CG200_ADDR 0x18000000 /* SD */48#else49#define R8A66597_ADDR 0x0800000050#define CG200_ADDR 0x0c00000051#endif5253#define R8A66597_SIZE 0x0000010054#define CG200_SIZE 0x000100005556#endif /* __ASM_SH_RENESAS_SH7785LCR_H */57585960