Path: blob/master/arch/sh/kernel/cpu/sh2a/clock-sh7269.c
26495 views
// SPDX-License-Identifier: GPL-2.01/*2* arch/sh/kernel/cpu/sh2a/clock-sh7269.c3*4* SH7269 clock framework support5*6* Copyright (C) 2012 Phil Edworthy7*/8#include <linux/init.h>9#include <linux/kernel.h>10#include <linux/io.h>11#include <linux/clkdev.h>12#include <asm/clock.h>1314/* SH7269 registers */15#define FRQCR 0xfffe001016#define STBCR3 0xfffe040817#define STBCR4 0xfffe040c18#define STBCR5 0xfffe041019#define STBCR6 0xfffe041420#define STBCR7 0xfffe04182122#define PLL_RATE 202324/* Fixed 32 KHz root clock for RTC */25static struct clk r_clk = {26.rate = 32768,27};2829/*30* Default rate for the root input clock, reset this with clk_set_rate()31* from the platform code.32*/33static struct clk extal_clk = {34.rate = 13340000,35};3637static unsigned long pll_recalc(struct clk *clk)38{39return clk->parent->rate * PLL_RATE;40}4142static struct sh_clk_ops pll_clk_ops = {43.recalc = pll_recalc,44};4546static struct clk pll_clk = {47.ops = &pll_clk_ops,48.parent = &extal_clk,49.flags = CLK_ENABLE_ON_INIT,50};5152static unsigned long peripheral0_recalc(struct clk *clk)53{54return clk->parent->rate / 8;55}5657static struct sh_clk_ops peripheral0_clk_ops = {58.recalc = peripheral0_recalc,59};6061static struct clk peripheral0_clk = {62.ops = &peripheral0_clk_ops,63.parent = &pll_clk,64.flags = CLK_ENABLE_ON_INIT,65};6667static unsigned long peripheral1_recalc(struct clk *clk)68{69return clk->parent->rate / 4;70}7172static struct sh_clk_ops peripheral1_clk_ops = {73.recalc = peripheral1_recalc,74};7576static struct clk peripheral1_clk = {77.ops = &peripheral1_clk_ops,78.parent = &pll_clk,79.flags = CLK_ENABLE_ON_INIT,80};8182struct clk *main_clks[] = {83&r_clk,84&extal_clk,85&pll_clk,86&peripheral0_clk,87&peripheral1_clk,88};8990static int div2[] = { 1, 2, 0, 4 };9192static struct clk_div_mult_table div4_div_mult_table = {93.divisors = div2,94.nr_divisors = ARRAY_SIZE(div2),95};9697static struct clk_div4_table div4_table = {98.div_mult_table = &div4_div_mult_table,99};100101enum { DIV4_I, DIV4_B,102DIV4_NR };103104#define DIV4(_reg, _bit, _mask, _flags) \105SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)106107/* The mask field specifies the div2 entries that are valid */108struct clk div4_clks[DIV4_NR] = {109[DIV4_I] = DIV4(FRQCR, 8, 0xB, CLK_ENABLE_REG_16BIT110| CLK_ENABLE_ON_INIT),111[DIV4_B] = DIV4(FRQCR, 4, 0xA, CLK_ENABLE_REG_16BIT112| CLK_ENABLE_ON_INIT),113};114115enum { MSTP72,116MSTP60,117MSTP47, MSTP46, MSTP45, MSTP44, MSTP43, MSTP42, MSTP41, MSTP40,118MSTP35, MSTP32, MSTP30,119MSTP_NR };120121static struct clk mstp_clks[MSTP_NR] = {122[MSTP72] = SH_CLK_MSTP8(&peripheral0_clk, STBCR7, 2, 0), /* CMT */123[MSTP60] = SH_CLK_MSTP8(&peripheral1_clk, STBCR6, 0, 0), /* USB */124[MSTP47] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 7, 0), /* SCIF0 */125[MSTP46] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 6, 0), /* SCIF1 */126[MSTP45] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 5, 0), /* SCIF2 */127[MSTP44] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 4, 0), /* SCIF3 */128[MSTP43] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 3, 0), /* SCIF4 */129[MSTP42] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 2, 0), /* SCIF5 */130[MSTP41] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 1, 0), /* SCIF6 */131[MSTP40] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 0, 0), /* SCIF7 */132[MSTP35] = SH_CLK_MSTP8(&peripheral0_clk, STBCR3, 5, 0), /* MTU2 */133[MSTP32] = SH_CLK_MSTP8(&peripheral1_clk, STBCR3, 2, 0), /* ADC */134[MSTP30] = SH_CLK_MSTP8(&r_clk, STBCR3, 0, 0), /* RTC */135};136137static struct clk_lookup lookups[] = {138/* main clocks */139CLKDEV_CON_ID("rclk", &r_clk),140CLKDEV_CON_ID("extal", &extal_clk),141CLKDEV_CON_ID("pll_clk", &pll_clk),142CLKDEV_CON_ID("peripheral_clk", &peripheral1_clk),143144/* DIV4 clocks */145CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),146CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),147148/* MSTP clocks */149CLKDEV_ICK_ID("fck", "sh-sci.0", &mstp_clks[MSTP47]),150CLKDEV_ICK_ID("fck", "sh-sci.1", &mstp_clks[MSTP46]),151CLKDEV_ICK_ID("fck", "sh-sci.2", &mstp_clks[MSTP45]),152CLKDEV_ICK_ID("fck", "sh-sci.3", &mstp_clks[MSTP44]),153CLKDEV_ICK_ID("fck", "sh-sci.4", &mstp_clks[MSTP43]),154CLKDEV_ICK_ID("fck", "sh-sci.5", &mstp_clks[MSTP42]),155CLKDEV_ICK_ID("fck", "sh-sci.6", &mstp_clks[MSTP41]),156CLKDEV_ICK_ID("fck", "sh-sci.7", &mstp_clks[MSTP40]),157CLKDEV_ICK_ID("fck", "sh-cmt-16.0", &mstp_clks[MSTP72]),158CLKDEV_CON_ID("usb0", &mstp_clks[MSTP60]),159CLKDEV_ICK_ID("fck", "sh-mtu2", &mstp_clks[MSTP35]),160CLKDEV_CON_ID("adc0", &mstp_clks[MSTP32]),161CLKDEV_CON_ID("rtc0", &mstp_clks[MSTP30]),162};163164int __init arch_clk_init(void)165{166int k, ret = 0;167168for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)169ret = clk_register(main_clks[k]);170171clkdev_add_table(lookups, ARRAY_SIZE(lookups));172173if (!ret)174ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);175176if (!ret)177ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);178179return ret;180}181182183