Path: blob/master/arch/sh/kernel/cpu/sh2a/setup-sh7206.c
26495 views
// SPDX-License-Identifier: GPL-2.01/*2* SH7206 Setup3*4* Copyright (C) 2006 Yoshinori Sato5* Copyright (C) 2009 Paul Mundt6*/7#include <linux/platform_device.h>8#include <linux/init.h>9#include <linux/serial.h>10#include <linux/serial_sci.h>11#include <linux/sh_timer.h>12#include <linux/io.h>13#include <asm/platform_early.h>1415enum {16UNUSED = 0,1718/* interrupt sources */19IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,20PINT0, PINT1, PINT2, PINT3, PINT4, PINT5, PINT6, PINT7,21ADC_ADI0, ADC_ADI1,2223DMAC0, DMAC1, DMAC2, DMAC3, DMAC4, DMAC5, DMAC6, DMAC7,2425MTU0_ABCD, MTU0_VEF, MTU1_AB, MTU1_VU, MTU2_AB, MTU2_VU,26MTU3_ABCD, MTU4_ABCD, MTU5, POE2_12, MTU3S_ABCD, MTU4S_ABCD, MTU5S,27IIC3,2829CMT0, CMT1, BSC, WDT,3031MTU2_TCI3V, MTU2_TCI4V, MTU2S_TCI3V, MTU2S_TCI4V,3233POE2_OEI3,3435SCIF0, SCIF1, SCIF2, SCIF3,3637/* interrupt groups */38PINT,39};4041static struct intc_vect vectors[] __initdata = {42INTC_IRQ(IRQ0, 64), INTC_IRQ(IRQ1, 65),43INTC_IRQ(IRQ2, 66), INTC_IRQ(IRQ3, 67),44INTC_IRQ(IRQ4, 68), INTC_IRQ(IRQ5, 69),45INTC_IRQ(IRQ6, 70), INTC_IRQ(IRQ7, 71),46INTC_IRQ(PINT0, 80), INTC_IRQ(PINT1, 81),47INTC_IRQ(PINT2, 82), INTC_IRQ(PINT3, 83),48INTC_IRQ(PINT4, 84), INTC_IRQ(PINT5, 85),49INTC_IRQ(PINT6, 86), INTC_IRQ(PINT7, 87),50INTC_IRQ(ADC_ADI0, 92), INTC_IRQ(ADC_ADI1, 96),51INTC_IRQ(DMAC0, 108), INTC_IRQ(DMAC0, 109),52INTC_IRQ(DMAC1, 112), INTC_IRQ(DMAC1, 113),53INTC_IRQ(DMAC2, 116), INTC_IRQ(DMAC2, 117),54INTC_IRQ(DMAC3, 120), INTC_IRQ(DMAC3, 121),55INTC_IRQ(DMAC4, 124), INTC_IRQ(DMAC4, 125),56INTC_IRQ(DMAC5, 128), INTC_IRQ(DMAC5, 129),57INTC_IRQ(DMAC6, 132), INTC_IRQ(DMAC6, 133),58INTC_IRQ(DMAC7, 136), INTC_IRQ(DMAC7, 137),59INTC_IRQ(CMT0, 140), INTC_IRQ(CMT1, 144),60INTC_IRQ(BSC, 148), INTC_IRQ(WDT, 152),61INTC_IRQ(MTU0_ABCD, 156), INTC_IRQ(MTU0_ABCD, 157),62INTC_IRQ(MTU0_ABCD, 158), INTC_IRQ(MTU0_ABCD, 159),63INTC_IRQ(MTU0_VEF, 160), INTC_IRQ(MTU0_VEF, 161),64INTC_IRQ(MTU0_VEF, 162),65INTC_IRQ(MTU1_AB, 164), INTC_IRQ(MTU1_AB, 165),66INTC_IRQ(MTU1_VU, 168), INTC_IRQ(MTU1_VU, 169),67INTC_IRQ(MTU2_AB, 172), INTC_IRQ(MTU2_AB, 173),68INTC_IRQ(MTU2_VU, 176), INTC_IRQ(MTU2_VU, 177),69INTC_IRQ(MTU3_ABCD, 180), INTC_IRQ(MTU3_ABCD, 181),70INTC_IRQ(MTU3_ABCD, 182), INTC_IRQ(MTU3_ABCD, 183),71INTC_IRQ(MTU2_TCI3V, 184),72INTC_IRQ(MTU4_ABCD, 188), INTC_IRQ(MTU4_ABCD, 189),73INTC_IRQ(MTU4_ABCD, 190), INTC_IRQ(MTU4_ABCD, 191),74INTC_IRQ(MTU2_TCI4V, 192),75INTC_IRQ(MTU5, 196), INTC_IRQ(MTU5, 197),76INTC_IRQ(MTU5, 198),77INTC_IRQ(POE2_12, 200), INTC_IRQ(POE2_12, 201),78INTC_IRQ(MTU3S_ABCD, 204), INTC_IRQ(MTU3S_ABCD, 205),79INTC_IRQ(MTU3S_ABCD, 206), INTC_IRQ(MTU3S_ABCD, 207),80INTC_IRQ(MTU2S_TCI3V, 208),81INTC_IRQ(MTU4S_ABCD, 212), INTC_IRQ(MTU4S_ABCD, 213),82INTC_IRQ(MTU4S_ABCD, 214), INTC_IRQ(MTU4S_ABCD, 215),83INTC_IRQ(MTU2S_TCI4V, 216),84INTC_IRQ(MTU5S, 220), INTC_IRQ(MTU5S, 221),85INTC_IRQ(MTU5S, 222),86INTC_IRQ(POE2_OEI3, 224),87INTC_IRQ(IIC3, 228), INTC_IRQ(IIC3, 229),88INTC_IRQ(IIC3, 230), INTC_IRQ(IIC3, 231),89INTC_IRQ(IIC3, 232),90INTC_IRQ(SCIF0, 240), INTC_IRQ(SCIF0, 241),91INTC_IRQ(SCIF0, 242), INTC_IRQ(SCIF0, 243),92INTC_IRQ(SCIF1, 244), INTC_IRQ(SCIF1, 245),93INTC_IRQ(SCIF1, 246), INTC_IRQ(SCIF1, 247),94INTC_IRQ(SCIF2, 248), INTC_IRQ(SCIF2, 249),95INTC_IRQ(SCIF2, 250), INTC_IRQ(SCIF2, 251),96INTC_IRQ(SCIF3, 252), INTC_IRQ(SCIF3, 253),97INTC_IRQ(SCIF3, 254), INTC_IRQ(SCIF3, 255),98};99100static struct intc_group groups[] __initdata = {101INTC_GROUP(PINT, PINT0, PINT1, PINT2, PINT3,102PINT4, PINT5, PINT6, PINT7),103};104105static struct intc_prio_reg prio_registers[] __initdata = {106{ 0xfffe0818, 0, 16, 4, /* IPR01 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },107{ 0xfffe081a, 0, 16, 4, /* IPR02 */ { IRQ4, IRQ5, IRQ6, IRQ7 } },108{ 0xfffe0820, 0, 16, 4, /* IPR05 */ { PINT, 0, ADC_ADI0, ADC_ADI1 } },109{ 0xfffe0c00, 0, 16, 4, /* IPR06 */ { DMAC0, DMAC1, DMAC2, DMAC3 } },110{ 0xfffe0c02, 0, 16, 4, /* IPR07 */ { DMAC4, DMAC5, DMAC6, DMAC7 } },111{ 0xfffe0c04, 0, 16, 4, /* IPR08 */ { CMT0, CMT1, BSC, WDT } },112{ 0xfffe0c06, 0, 16, 4, /* IPR09 */ { MTU0_ABCD, MTU0_VEF,113MTU1_AB, MTU1_VU } },114{ 0xfffe0c08, 0, 16, 4, /* IPR10 */ { MTU2_AB, MTU2_VU,115MTU3_ABCD, MTU2_TCI3V } },116{ 0xfffe0c0a, 0, 16, 4, /* IPR11 */ { MTU4_ABCD, MTU2_TCI4V,117MTU5, POE2_12 } },118{ 0xfffe0c0c, 0, 16, 4, /* IPR12 */ { MTU3S_ABCD, MTU2S_TCI3V,119MTU4S_ABCD, MTU2S_TCI4V } },120{ 0xfffe0c0e, 0, 16, 4, /* IPR13 */ { MTU5S, POE2_OEI3, IIC3, 0 } },121{ 0xfffe0c10, 0, 16, 4, /* IPR14 */ { SCIF0, SCIF1, SCIF2, SCIF3 } },122};123124static struct intc_mask_reg mask_registers[] __initdata = {125{ 0xfffe0808, 0, 16, /* PINTER */126{ 0, 0, 0, 0, 0, 0, 0, 0,127PINT7, PINT6, PINT5, PINT4, PINT3, PINT2, PINT1, PINT0 } },128};129130static DECLARE_INTC_DESC(intc_desc, "sh7206", vectors, groups,131mask_registers, prio_registers, NULL);132133static struct plat_sci_port scif0_platform_data = {134.scscr = SCSCR_REIE,135.type = PORT_SCIF,136};137138static struct resource scif0_resources[] = {139DEFINE_RES_MEM(0xfffe8000, 0x100),140DEFINE_RES_IRQ(240),141};142143static struct platform_device scif0_device = {144.name = "sh-sci",145.id = 0,146.resource = scif0_resources,147.num_resources = ARRAY_SIZE(scif0_resources),148.dev = {149.platform_data = &scif0_platform_data,150},151};152153static struct plat_sci_port scif1_platform_data = {154.scscr = SCSCR_REIE,155.type = PORT_SCIF,156};157158static struct resource scif1_resources[] = {159DEFINE_RES_MEM(0xfffe8800, 0x100),160DEFINE_RES_IRQ(244),161};162163static struct platform_device scif1_device = {164.name = "sh-sci",165.id = 1,166.resource = scif1_resources,167.num_resources = ARRAY_SIZE(scif1_resources),168.dev = {169.platform_data = &scif1_platform_data,170},171};172173static struct plat_sci_port scif2_platform_data = {174.scscr = SCSCR_REIE,175.type = PORT_SCIF,176};177178static struct resource scif2_resources[] = {179DEFINE_RES_MEM(0xfffe9000, 0x100),180DEFINE_RES_IRQ(248),181};182183static struct platform_device scif2_device = {184.name = "sh-sci",185.id = 2,186.resource = scif2_resources,187.num_resources = ARRAY_SIZE(scif2_resources),188.dev = {189.platform_data = &scif2_platform_data,190},191};192193static struct plat_sci_port scif3_platform_data = {194.scscr = SCSCR_REIE,195.type = PORT_SCIF,196};197198static struct resource scif3_resources[] = {199DEFINE_RES_MEM(0xfffe9800, 0x100),200DEFINE_RES_IRQ(252),201};202203static struct platform_device scif3_device = {204.name = "sh-sci",205.id = 3,206.resource = scif3_resources,207.num_resources = ARRAY_SIZE(scif3_resources),208.dev = {209.platform_data = &scif3_platform_data,210},211};212213static struct sh_timer_config cmt_platform_data = {214.channels_mask = 3,215};216217static struct resource cmt_resources[] = {218DEFINE_RES_MEM(0xfffec000, 0x10),219DEFINE_RES_IRQ(140),220DEFINE_RES_IRQ(144),221};222223static struct platform_device cmt_device = {224.name = "sh-cmt-16",225.id = 0,226.dev = {227.platform_data = &cmt_platform_data,228},229.resource = cmt_resources,230.num_resources = ARRAY_SIZE(cmt_resources),231};232233static struct resource mtu2_resources[] = {234DEFINE_RES_MEM(0xfffe4000, 0x400),235DEFINE_RES_IRQ_NAMED(156, "tgi0a"),236DEFINE_RES_IRQ_NAMED(164, "tgi1a"),237DEFINE_RES_IRQ_NAMED(180, "tgi2a"),238};239240static struct platform_device mtu2_device = {241.name = "sh-mtu2s",242.id = -1,243.resource = mtu2_resources,244.num_resources = ARRAY_SIZE(mtu2_resources),245};246247static struct platform_device *sh7206_devices[] __initdata = {248&scif0_device,249&scif1_device,250&scif2_device,251&scif3_device,252&cmt_device,253&mtu2_device,254};255256static int __init sh7206_devices_setup(void)257{258return platform_add_devices(sh7206_devices,259ARRAY_SIZE(sh7206_devices));260}261arch_initcall(sh7206_devices_setup);262263void __init plat_irq_setup(void)264{265register_intc_controller(&intc_desc);266}267268static struct platform_device *sh7206_early_devices[] __initdata = {269&scif0_device,270&scif1_device,271&scif2_device,272&scif3_device,273&cmt_device,274&mtu2_device,275};276277#define STBCR3 0xfffe0408278#define STBCR4 0xfffe040c279280void __init plat_early_device_setup(void)281{282/* enable CMT clock */283__raw_writeb(__raw_readb(STBCR4) & ~0x04, STBCR4);284285/* enable MTU2 clock */286__raw_writeb(__raw_readb(STBCR3) & ~0x20, STBCR3);287288sh_early_platform_add_devices(sh7206_early_devices,289ARRAY_SIZE(sh7206_early_devices));290}291292293