Path: blob/master/arch/sh/kernel/cpu/sh4a/clock-sh7785.c
26498 views
// SPDX-License-Identifier: GPL-2.01/*2* arch/sh/kernel/cpu/sh4a/clock-sh7785.c3*4* SH7785 support for the clock framework5*6* Copyright (C) 2007 - 2010 Paul Mundt7*/8#include <linux/init.h>9#include <linux/kernel.h>10#include <linux/clk.h>11#include <linux/io.h>12#include <linux/cpufreq.h>13#include <linux/clkdev.h>14#include <asm/clock.h>15#include <asm/freq.h>16#include <cpu/sh7785.h>1718/*19* Default rate for the root input clock, reset this with clk_set_rate()20* from the platform code.21*/22static struct clk extal_clk = {23.rate = 33333333,24};2526static unsigned long pll_recalc(struct clk *clk)27{28int multiplier;2930multiplier = test_mode_pin(MODE_PIN4) ? 36 : 72;3132return clk->parent->rate * multiplier;33}3435static struct sh_clk_ops pll_clk_ops = {36.recalc = pll_recalc,37};3839static struct clk pll_clk = {40.ops = &pll_clk_ops,41.parent = &extal_clk,42.flags = CLK_ENABLE_ON_INIT,43};4445static struct clk *clks[] = {46&extal_clk,47&pll_clk,48};4950static unsigned int div2[] = { 1, 2, 4, 6, 8, 12, 16, 18,5124, 32, 36, 48 };5253static struct clk_div_mult_table div4_div_mult_table = {54.divisors = div2,55.nr_divisors = ARRAY_SIZE(div2),56};5758static struct clk_div4_table div4_table = {59.div_mult_table = &div4_div_mult_table,60};6162enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_DDR, DIV4_GA,63DIV4_DU, DIV4_P, DIV4_NR };6465#define DIV4(_bit, _mask, _flags) \66SH_CLK_DIV4(&pll_clk, FRQMR1, _bit, _mask, _flags)6768struct clk div4_clks[DIV4_NR] = {69[DIV4_P] = DIV4(0, 0x0f80, 0),70[DIV4_DU] = DIV4(4, 0x0ff0, 0),71[DIV4_GA] = DIV4(8, 0x0030, 0),72[DIV4_DDR] = DIV4(12, 0x000c, CLK_ENABLE_ON_INIT),73[DIV4_B] = DIV4(16, 0x0fe0, CLK_ENABLE_ON_INIT),74[DIV4_SH] = DIV4(20, 0x000c, CLK_ENABLE_ON_INIT),75[DIV4_U] = DIV4(24, 0x000c, CLK_ENABLE_ON_INIT),76[DIV4_I] = DIV4(28, 0x000e, CLK_ENABLE_ON_INIT),77};7879#define MSTPCR0 0xffc8003080#define MSTPCR1 0xffc800348182enum { MSTP029, MSTP028, MSTP027, MSTP026, MSTP025, MSTP024,83MSTP021, MSTP020, MSTP017, MSTP016,84MSTP013, MSTP012, MSTP009, MSTP008, MSTP003, MSTP002,85MSTP119, MSTP117, MSTP105, MSTP104, MSTP100,86MSTP_NR };8788static struct clk mstp_clks[MSTP_NR] = {89/* MSTPCR0 */90[MSTP029] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 29, 0),91[MSTP028] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 28, 0),92[MSTP027] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 27, 0),93[MSTP026] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 26, 0),94[MSTP025] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 25, 0),95[MSTP024] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 24, 0),96[MSTP021] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 21, 0),97[MSTP020] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 20, 0),98[MSTP017] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 17, 0),99[MSTP016] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 16, 0),100[MSTP013] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 13, 0),101[MSTP012] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 12, 0),102[MSTP009] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 9, 0),103[MSTP008] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 8, 0),104[MSTP003] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 3, 0),105[MSTP002] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 2, 0),106107/* MSTPCR1 */108[MSTP119] = SH_CLK_MSTP32(NULL, MSTPCR1, 19, 0),109[MSTP117] = SH_CLK_MSTP32(NULL, MSTPCR1, 17, 0),110[MSTP105] = SH_CLK_MSTP32(NULL, MSTPCR1, 5, 0),111[MSTP104] = SH_CLK_MSTP32(NULL, MSTPCR1, 4, 0),112[MSTP100] = SH_CLK_MSTP32(NULL, MSTPCR1, 0, 0),113};114115static struct clk_lookup lookups[] = {116/* main clocks */117CLKDEV_CON_ID("extal", &extal_clk),118CLKDEV_CON_ID("pll_clk", &pll_clk),119120/* DIV4 clocks */121CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),122CLKDEV_CON_ID("du_clk", &div4_clks[DIV4_DU]),123CLKDEV_CON_ID("ga_clk", &div4_clks[DIV4_GA]),124CLKDEV_CON_ID("ddr_clk", &div4_clks[DIV4_DDR]),125CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),126CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]),127CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),128CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),129130/* MSTP32 clocks */131CLKDEV_ICK_ID("fck", "sh-sci.5", &mstp_clks[MSTP029]),132CLKDEV_ICK_ID("fck", "sh-sci.4", &mstp_clks[MSTP028]),133CLKDEV_ICK_ID("fck", "sh-sci.3", &mstp_clks[MSTP027]),134CLKDEV_ICK_ID("fck", "sh-sci.2", &mstp_clks[MSTP026]),135CLKDEV_ICK_ID("fck", "sh-sci.1", &mstp_clks[MSTP025]),136CLKDEV_ICK_ID("fck", "sh-sci.0", &mstp_clks[MSTP024]),137138CLKDEV_CON_ID("ssi1_fck", &mstp_clks[MSTP021]),139CLKDEV_CON_ID("ssi0_fck", &mstp_clks[MSTP020]),140CLKDEV_CON_ID("hac1_fck", &mstp_clks[MSTP017]),141CLKDEV_CON_ID("hac0_fck", &mstp_clks[MSTP016]),142CLKDEV_CON_ID("mmcif_fck", &mstp_clks[MSTP013]),143CLKDEV_CON_ID("flctl_fck", &mstp_clks[MSTP012]),144145CLKDEV_ICK_ID("fck", "sh-tmu.0", &mstp_clks[MSTP008]),146CLKDEV_ICK_ID("fck", "sh-tmu.1", &mstp_clks[MSTP009]),147148CLKDEV_CON_ID("siof_fck", &mstp_clks[MSTP003]),149CLKDEV_CON_ID("hspi_fck", &mstp_clks[MSTP002]),150CLKDEV_CON_ID("hudi_fck", &mstp_clks[MSTP119]),151CLKDEV_CON_ID("ubc0", &mstp_clks[MSTP117]),152CLKDEV_CON_ID("dmac_11_6_fck", &mstp_clks[MSTP105]),153CLKDEV_CON_ID("dmac_5_0_fck", &mstp_clks[MSTP104]),154CLKDEV_CON_ID("gdta_fck", &mstp_clks[MSTP100]),155};156157int __init arch_clk_init(void)158{159int i, ret = 0;160161for (i = 0; i < ARRAY_SIZE(clks); i++)162ret |= clk_register(clks[i]);163164clkdev_add_table(lookups, ARRAY_SIZE(lookups));165166if (!ret)167ret = sh_clk_div4_register(div4_clks, ARRAY_SIZE(div4_clks),168&div4_table);169if (!ret)170ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);171172return ret;173}174175176