Path: blob/master/arch/sh/kernel/cpu/sh4a/clock-sh7786.c
26498 views
// SPDX-License-Identifier: GPL-2.01/*2* arch/sh/kernel/cpu/sh4a/clock-sh7786.c3*4* SH7786 support for the clock framework5*6* Copyright (C) 2010 Paul Mundt7*/8#include <linux/init.h>9#include <linux/kernel.h>10#include <linux/clk.h>11#include <linux/io.h>12#include <linux/clkdev.h>13#include <asm/clock.h>14#include <asm/freq.h>1516/*17* Default rate for the root input clock, reset this with clk_set_rate()18* from the platform code.19*/20static struct clk extal_clk = {21.rate = 33333333,22};2324static unsigned long pll_recalc(struct clk *clk)25{26int multiplier;2728/*29* Clock modes 0, 1, and 2 use an x64 multiplier against PLL1,30* while modes 3, 4, and 5 use an x32.31*/32multiplier = (sh_mv.mv_mode_pins() & 0xf) < 3 ? 64 : 32;3334return clk->parent->rate * multiplier;35}3637static struct sh_clk_ops pll_clk_ops = {38.recalc = pll_recalc,39};4041static struct clk pll_clk = {42.ops = &pll_clk_ops,43.parent = &extal_clk,44.flags = CLK_ENABLE_ON_INIT,45};4647static struct clk *clks[] = {48&extal_clk,49&pll_clk,50};5152static unsigned int div2[] = { 1, 2, 4, 6, 8, 12, 16, 18,5324, 32, 36, 48 };5455static struct clk_div_mult_table div4_div_mult_table = {56.divisors = div2,57.nr_divisors = ARRAY_SIZE(div2),58};5960static struct clk_div4_table div4_table = {61.div_mult_table = &div4_div_mult_table,62};6364enum { DIV4_I, DIV4_SH, DIV4_B, DIV4_DDR, DIV4_DU, DIV4_P, DIV4_NR };6566#define DIV4(_bit, _mask, _flags) \67SH_CLK_DIV4(&pll_clk, FRQMR1, _bit, _mask, _flags)6869struct clk div4_clks[DIV4_NR] = {70[DIV4_P] = DIV4(0, 0x0b40, 0),71[DIV4_DU] = DIV4(4, 0x0010, 0),72[DIV4_DDR] = DIV4(12, 0x0002, CLK_ENABLE_ON_INIT),73[DIV4_B] = DIV4(16, 0x0360, CLK_ENABLE_ON_INIT),74[DIV4_SH] = DIV4(20, 0x0002, CLK_ENABLE_ON_INIT),75[DIV4_I] = DIV4(28, 0x0006, CLK_ENABLE_ON_INIT),76};7778#define MSTPCR0 0xffc4003079#define MSTPCR1 0xffc400348081enum { MSTP029, MSTP028, MSTP027, MSTP026, MSTP025, MSTP024,82MSTP023, MSTP022, MSTP021, MSTP020, MSTP017, MSTP016,83MSTP015, MSTP014, MSTP011, MSTP010, MSTP009, MSTP008,84MSTP005, MSTP004, MSTP002,85MSTP112, MSTP110, MSTP109, MSTP108,86MSTP105, MSTP104, MSTP103, MSTP102,87MSTP_NR };8889static struct clk mstp_clks[MSTP_NR] = {90/* MSTPCR0 */91[MSTP029] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 29, 0),92[MSTP028] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 28, 0),93[MSTP027] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 27, 0),94[MSTP026] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 26, 0),95[MSTP025] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 25, 0),96[MSTP024] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 24, 0),97[MSTP023] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 23, 0),98[MSTP022] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 22, 0),99[MSTP021] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 21, 0),100[MSTP020] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 20, 0),101[MSTP017] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 17, 0),102[MSTP016] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 16, 0),103[MSTP015] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 15, 0),104[MSTP014] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 14, 0),105[MSTP011] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 11, 0),106[MSTP010] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 10, 0),107[MSTP009] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 9, 0),108[MSTP008] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 8, 0),109[MSTP005] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 5, 0),110[MSTP004] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 4, 0),111[MSTP002] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 2, 0),112113/* MSTPCR1 */114[MSTP112] = SH_CLK_MSTP32(NULL, MSTPCR1, 12, 0),115[MSTP110] = SH_CLK_MSTP32(NULL, MSTPCR1, 10, 0),116[MSTP109] = SH_CLK_MSTP32(NULL, MSTPCR1, 9, 0),117[MSTP108] = SH_CLK_MSTP32(NULL, MSTPCR1, 8, 0),118[MSTP105] = SH_CLK_MSTP32(NULL, MSTPCR1, 5, 0),119[MSTP104] = SH_CLK_MSTP32(NULL, MSTPCR1, 4, 0),120[MSTP103] = SH_CLK_MSTP32(NULL, MSTPCR1, 3, 0),121[MSTP102] = SH_CLK_MSTP32(NULL, MSTPCR1, 2, 0),122};123124static struct clk_lookup lookups[] = {125/* main clocks */126CLKDEV_CON_ID("extal", &extal_clk),127CLKDEV_CON_ID("pll_clk", &pll_clk),128129/* DIV4 clocks */130CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),131CLKDEV_CON_ID("du_clk", &div4_clks[DIV4_DU]),132CLKDEV_CON_ID("ddr_clk", &div4_clks[DIV4_DDR]),133CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),134CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]),135CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),136137/* MSTP32 clocks */138CLKDEV_ICK_ID("fck", "sh-sci.5", &mstp_clks[MSTP029]),139CLKDEV_ICK_ID("fck", "sh-sci.4", &mstp_clks[MSTP028]),140CLKDEV_ICK_ID("fck", "sh-sci.3", &mstp_clks[MSTP027]),141CLKDEV_ICK_ID("fck", "sh-sci.2", &mstp_clks[MSTP026]),142CLKDEV_ICK_ID("fck", "sh-sci.1", &mstp_clks[MSTP025]),143CLKDEV_ICK_ID("fck", "sh-sci.0", &mstp_clks[MSTP024]),144145CLKDEV_CON_ID("ssi3_fck", &mstp_clks[MSTP023]),146CLKDEV_CON_ID("ssi2_fck", &mstp_clks[MSTP022]),147CLKDEV_CON_ID("ssi1_fck", &mstp_clks[MSTP021]),148CLKDEV_CON_ID("ssi0_fck", &mstp_clks[MSTP020]),149CLKDEV_CON_ID("hac1_fck", &mstp_clks[MSTP017]),150CLKDEV_CON_ID("hac0_fck", &mstp_clks[MSTP016]),151CLKDEV_CON_ID("i2c1_fck", &mstp_clks[MSTP015]),152CLKDEV_CON_ID("i2c0_fck", &mstp_clks[MSTP014]),153154CLKDEV_ICK_ID("fck", "sh-tmu.0", &mstp_clks[MSTP008]),155CLKDEV_ICK_ID("fck", "sh-tmu.1", &mstp_clks[MSTP009]),156CLKDEV_ICK_ID("fck", "sh-tmu.2", &mstp_clks[MSTP010]),157CLKDEV_ICK_ID("fck", "sh-tmu.3", &mstp_clks[MSTP011]),158159CLKDEV_CON_ID("sdif1_fck", &mstp_clks[MSTP005]),160CLKDEV_CON_ID("sdif0_fck", &mstp_clks[MSTP004]),161CLKDEV_CON_ID("hspi_fck", &mstp_clks[MSTP002]),162CLKDEV_CON_ID("usb_fck", &mstp_clks[MSTP112]),163CLKDEV_CON_ID("pcie2_fck", &mstp_clks[MSTP110]),164CLKDEV_CON_ID("pcie1_fck", &mstp_clks[MSTP109]),165CLKDEV_CON_ID("pcie0_fck", &mstp_clks[MSTP108]),166CLKDEV_CON_ID("dmac_11_6_fck", &mstp_clks[MSTP105]),167CLKDEV_CON_ID("dmac_5_0_fck", &mstp_clks[MSTP104]),168CLKDEV_CON_ID("du_fck", &mstp_clks[MSTP103]),169CLKDEV_CON_ID("ether_fck", &mstp_clks[MSTP102]),170};171172int __init arch_clk_init(void)173{174int i, ret = 0;175176for (i = 0; i < ARRAY_SIZE(clks); i++)177ret |= clk_register(clks[i]);178179clkdev_add_table(lookups, ARRAY_SIZE(lookups));180181if (!ret)182ret = sh_clk_div4_register(div4_clks, ARRAY_SIZE(div4_clks),183&div4_table);184if (!ret)185ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);186187return ret;188}189190191