Path: blob/master/arch/sh/kernel/cpu/sh4a/setup-sh7757.c
26498 views
// SPDX-License-Identifier: GPL-2.01/*2* SH7757 Setup3*4* Copyright (C) 2009, 2011 Renesas Solutions Corp.5*6* based on setup-sh7785.c : Copyright (C) 2007 Paul Mundt7*/8#include <linux/platform_device.h>9#include <linux/init.h>10#include <linux/serial.h>11#include <linux/serial_sci.h>12#include <linux/io.h>13#include <linux/mm.h>14#include <linux/dma-mapping.h>15#include <linux/sh_timer.h>16#include <linux/sh_dma.h>17#include <linux/sh_intc.h>18#include <linux/usb/ohci_pdriver.h>1920#include <cpu/dma-register.h>21#include <cpu/sh7757.h>2223#include <asm/mmzone.h>24#include <asm/platform_early.h>2526static struct plat_sci_port scif2_platform_data = {27.scscr = SCSCR_REIE,28.type = PORT_SCIF,29};3031static struct resource scif2_resources[] = {32DEFINE_RES_MEM(0xfe4b0000, 0x100), /* SCIF2 */33DEFINE_RES_IRQ(evt2irq(0x700)),34};3536static struct platform_device scif2_device = {37.name = "sh-sci",38.id = 0,39.resource = scif2_resources,40.num_resources = ARRAY_SIZE(scif2_resources),41.dev = {42.platform_data = &scif2_platform_data,43},44};4546static struct plat_sci_port scif3_platform_data = {47.scscr = SCSCR_REIE,48.type = PORT_SCIF,49};5051static struct resource scif3_resources[] = {52DEFINE_RES_MEM(0xfe4c0000, 0x100), /* SCIF3 */53DEFINE_RES_IRQ(evt2irq(0xb80)),54};5556static struct platform_device scif3_device = {57.name = "sh-sci",58.id = 1,59.resource = scif3_resources,60.num_resources = ARRAY_SIZE(scif3_resources),61.dev = {62.platform_data = &scif3_platform_data,63},64};6566static struct plat_sci_port scif4_platform_data = {67.scscr = SCSCR_REIE,68.type = PORT_SCIF,69};7071static struct resource scif4_resources[] = {72DEFINE_RES_MEM(0xfe4d0000, 0x100), /* SCIF4 */73DEFINE_RES_IRQ(evt2irq(0xf00)),74};7576static struct platform_device scif4_device = {77.name = "sh-sci",78.id = 2,79.resource = scif4_resources,80.num_resources = ARRAY_SIZE(scif4_resources),81.dev = {82.platform_data = &scif4_platform_data,83},84};8586static struct sh_timer_config tmu0_platform_data = {87.channels_mask = 3,88};8990static struct resource tmu0_resources[] = {91DEFINE_RES_MEM(0xfe430000, 0x20),92DEFINE_RES_IRQ(evt2irq(0x580)),93DEFINE_RES_IRQ(evt2irq(0x5a0)),94};9596static struct platform_device tmu0_device = {97.name = "sh-tmu",98.id = 0,99.dev = {100.platform_data = &tmu0_platform_data,101},102.resource = tmu0_resources,103.num_resources = ARRAY_SIZE(tmu0_resources),104};105106static struct resource spi0_resources[] = {107[0] = {108.start = 0xfe002000,109.end = 0xfe0020ff,110.flags = IORESOURCE_MEM | IORESOURCE_MEM_32BIT,111},112[1] = {113.start = evt2irq(0xcc0),114.flags = IORESOURCE_IRQ,115},116};117118/* DMA */119static const struct sh_dmae_slave_config sh7757_dmae0_slaves[] = {120{121.slave_id = SHDMA_SLAVE_SDHI_TX,122.addr = 0x1fe50030,123.chcr = SM_INC | RS_ERS | 0x40000000 |124TS_INDEX2VAL(XMIT_SZ_16BIT),125.mid_rid = 0xc5,126},127{128.slave_id = SHDMA_SLAVE_SDHI_RX,129.addr = 0x1fe50030,130.chcr = DM_INC | RS_ERS | 0x40000000 |131TS_INDEX2VAL(XMIT_SZ_16BIT),132.mid_rid = 0xc6,133},134{135.slave_id = SHDMA_SLAVE_MMCIF_TX,136.addr = 0x1fcb0034,137.chcr = SM_INC | RS_ERS | 0x40000000 |138TS_INDEX2VAL(XMIT_SZ_32BIT),139.mid_rid = 0xd3,140},141{142.slave_id = SHDMA_SLAVE_MMCIF_RX,143.addr = 0x1fcb0034,144.chcr = DM_INC | RS_ERS | 0x40000000 |145TS_INDEX2VAL(XMIT_SZ_32BIT),146.mid_rid = 0xd7,147},148};149150static const struct sh_dmae_slave_config sh7757_dmae1_slaves[] = {151{152.slave_id = SHDMA_SLAVE_SCIF2_TX,153.addr = 0x1f4b000c,154.chcr = SM_INC | RS_ERS | 0x40000000 |155TS_INDEX2VAL(XMIT_SZ_8BIT),156.mid_rid = 0x21,157},158{159.slave_id = SHDMA_SLAVE_SCIF2_RX,160.addr = 0x1f4b0014,161.chcr = DM_INC | RS_ERS | 0x40000000 |162TS_INDEX2VAL(XMIT_SZ_8BIT),163.mid_rid = 0x22,164},165{166.slave_id = SHDMA_SLAVE_SCIF3_TX,167.addr = 0x1f4c000c,168.chcr = SM_INC | RS_ERS | 0x40000000 |169TS_INDEX2VAL(XMIT_SZ_8BIT),170.mid_rid = 0x29,171},172{173.slave_id = SHDMA_SLAVE_SCIF3_RX,174.addr = 0x1f4c0014,175.chcr = DM_INC | RS_ERS | 0x40000000 |176TS_INDEX2VAL(XMIT_SZ_8BIT),177.mid_rid = 0x2a,178},179{180.slave_id = SHDMA_SLAVE_SCIF4_TX,181.addr = 0x1f4d000c,182.chcr = SM_INC | RS_ERS | 0x40000000 |183TS_INDEX2VAL(XMIT_SZ_8BIT),184.mid_rid = 0x41,185},186{187.slave_id = SHDMA_SLAVE_SCIF4_RX,188.addr = 0x1f4d0014,189.chcr = DM_INC | RS_ERS | 0x40000000 |190TS_INDEX2VAL(XMIT_SZ_8BIT),191.mid_rid = 0x42,192},193{194.slave_id = SHDMA_SLAVE_RSPI_TX,195.addr = 0xfe480004,196.chcr = SM_INC | RS_ERS | 0x40000000 |197TS_INDEX2VAL(XMIT_SZ_16BIT),198.mid_rid = 0xc1,199},200{201.slave_id = SHDMA_SLAVE_RSPI_RX,202.addr = 0xfe480004,203.chcr = DM_INC | RS_ERS | 0x40000000 |204TS_INDEX2VAL(XMIT_SZ_16BIT),205.mid_rid = 0xc2,206},207};208209static const struct sh_dmae_slave_config sh7757_dmae2_slaves[] = {210{211.slave_id = SHDMA_SLAVE_RIIC0_TX,212.addr = 0x1e500012,213.chcr = SM_INC | RS_ERS | 0x40000000 |214TS_INDEX2VAL(XMIT_SZ_8BIT),215.mid_rid = 0x21,216},217{218.slave_id = SHDMA_SLAVE_RIIC0_RX,219.addr = 0x1e500013,220.chcr = DM_INC | RS_ERS | 0x40000000 |221TS_INDEX2VAL(XMIT_SZ_8BIT),222.mid_rid = 0x22,223},224{225.slave_id = SHDMA_SLAVE_RIIC1_TX,226.addr = 0x1e510012,227.chcr = SM_INC | RS_ERS | 0x40000000 |228TS_INDEX2VAL(XMIT_SZ_8BIT),229.mid_rid = 0x29,230},231{232.slave_id = SHDMA_SLAVE_RIIC1_RX,233.addr = 0x1e510013,234.chcr = DM_INC | RS_ERS | 0x40000000 |235TS_INDEX2VAL(XMIT_SZ_8BIT),236.mid_rid = 0x2a,237},238{239.slave_id = SHDMA_SLAVE_RIIC2_TX,240.addr = 0x1e520012,241.chcr = SM_INC | RS_ERS | 0x40000000 |242TS_INDEX2VAL(XMIT_SZ_8BIT),243.mid_rid = 0xa1,244},245{246.slave_id = SHDMA_SLAVE_RIIC2_RX,247.addr = 0x1e520013,248.chcr = DM_INC | RS_ERS | 0x40000000 |249TS_INDEX2VAL(XMIT_SZ_8BIT),250.mid_rid = 0xa2,251},252{253.slave_id = SHDMA_SLAVE_RIIC3_TX,254.addr = 0x1e530012,255.chcr = SM_INC | RS_ERS | 0x40000000 |256TS_INDEX2VAL(XMIT_SZ_8BIT),257.mid_rid = 0xa9,258},259{260.slave_id = SHDMA_SLAVE_RIIC3_RX,261.addr = 0x1e530013,262.chcr = DM_INC | RS_ERS | 0x40000000 |263TS_INDEX2VAL(XMIT_SZ_8BIT),264.mid_rid = 0xaf,265},266{267.slave_id = SHDMA_SLAVE_RIIC4_TX,268.addr = 0x1e540012,269.chcr = SM_INC | RS_ERS | 0x40000000 |270TS_INDEX2VAL(XMIT_SZ_8BIT),271.mid_rid = 0xc5,272},273{274.slave_id = SHDMA_SLAVE_RIIC4_RX,275.addr = 0x1e540013,276.chcr = DM_INC | RS_ERS | 0x40000000 |277TS_INDEX2VAL(XMIT_SZ_8BIT),278.mid_rid = 0xc6,279},280};281282static const struct sh_dmae_slave_config sh7757_dmae3_slaves[] = {283{284.slave_id = SHDMA_SLAVE_RIIC5_TX,285.addr = 0x1e550012,286.chcr = SM_INC | RS_ERS | 0x40000000 |287TS_INDEX2VAL(XMIT_SZ_8BIT),288.mid_rid = 0x21,289},290{291.slave_id = SHDMA_SLAVE_RIIC5_RX,292.addr = 0x1e550013,293.chcr = DM_INC | RS_ERS | 0x40000000 |294TS_INDEX2VAL(XMIT_SZ_8BIT),295.mid_rid = 0x22,296},297{298.slave_id = SHDMA_SLAVE_RIIC6_TX,299.addr = 0x1e560012,300.chcr = SM_INC | RS_ERS | 0x40000000 |301TS_INDEX2VAL(XMIT_SZ_8BIT),302.mid_rid = 0x29,303},304{305.slave_id = SHDMA_SLAVE_RIIC6_RX,306.addr = 0x1e560013,307.chcr = DM_INC | RS_ERS | 0x40000000 |308TS_INDEX2VAL(XMIT_SZ_8BIT),309.mid_rid = 0x2a,310},311{312.slave_id = SHDMA_SLAVE_RIIC7_TX,313.addr = 0x1e570012,314.chcr = SM_INC | RS_ERS | 0x40000000 |315TS_INDEX2VAL(XMIT_SZ_8BIT),316.mid_rid = 0x41,317},318{319.slave_id = SHDMA_SLAVE_RIIC7_RX,320.addr = 0x1e570013,321.chcr = DM_INC | RS_ERS | 0x40000000 |322TS_INDEX2VAL(XMIT_SZ_8BIT),323.mid_rid = 0x42,324},325{326.slave_id = SHDMA_SLAVE_RIIC8_TX,327.addr = 0x1e580012,328.chcr = SM_INC | RS_ERS | 0x40000000 |329TS_INDEX2VAL(XMIT_SZ_8BIT),330.mid_rid = 0x45,331},332{333.slave_id = SHDMA_SLAVE_RIIC8_RX,334.addr = 0x1e580013,335.chcr = DM_INC | RS_ERS | 0x40000000 |336TS_INDEX2VAL(XMIT_SZ_8BIT),337.mid_rid = 0x46,338},339{340.slave_id = SHDMA_SLAVE_RIIC9_TX,341.addr = 0x1e590012,342.chcr = SM_INC | RS_ERS | 0x40000000 |343TS_INDEX2VAL(XMIT_SZ_8BIT),344.mid_rid = 0x51,345},346{347.slave_id = SHDMA_SLAVE_RIIC9_RX,348.addr = 0x1e590013,349.chcr = DM_INC | RS_ERS | 0x40000000 |350TS_INDEX2VAL(XMIT_SZ_8BIT),351.mid_rid = 0x52,352},353};354355static const struct sh_dmae_channel sh7757_dmae_channels[] = {356{357.offset = 0,358.dmars = 0,359.dmars_bit = 0,360}, {361.offset = 0x10,362.dmars = 0,363.dmars_bit = 8,364}, {365.offset = 0x20,366.dmars = 4,367.dmars_bit = 0,368}, {369.offset = 0x30,370.dmars = 4,371.dmars_bit = 8,372}, {373.offset = 0x50,374.dmars = 8,375.dmars_bit = 0,376}, {377.offset = 0x60,378.dmars = 8,379.dmars_bit = 8,380}381};382383static const unsigned int ts_shift[] = TS_SHIFT;384385static struct sh_dmae_pdata dma0_platform_data = {386.slave = sh7757_dmae0_slaves,387.slave_num = ARRAY_SIZE(sh7757_dmae0_slaves),388.channel = sh7757_dmae_channels,389.channel_num = ARRAY_SIZE(sh7757_dmae_channels),390.ts_low_shift = CHCR_TS_LOW_SHIFT,391.ts_low_mask = CHCR_TS_LOW_MASK,392.ts_high_shift = CHCR_TS_HIGH_SHIFT,393.ts_high_mask = CHCR_TS_HIGH_MASK,394.ts_shift = ts_shift,395.ts_shift_num = ARRAY_SIZE(ts_shift),396.dmaor_init = DMAOR_INIT,397};398399static struct sh_dmae_pdata dma1_platform_data = {400.slave = sh7757_dmae1_slaves,401.slave_num = ARRAY_SIZE(sh7757_dmae1_slaves),402.channel = sh7757_dmae_channels,403.channel_num = ARRAY_SIZE(sh7757_dmae_channels),404.ts_low_shift = CHCR_TS_LOW_SHIFT,405.ts_low_mask = CHCR_TS_LOW_MASK,406.ts_high_shift = CHCR_TS_HIGH_SHIFT,407.ts_high_mask = CHCR_TS_HIGH_MASK,408.ts_shift = ts_shift,409.ts_shift_num = ARRAY_SIZE(ts_shift),410.dmaor_init = DMAOR_INIT,411};412413static struct sh_dmae_pdata dma2_platform_data = {414.slave = sh7757_dmae2_slaves,415.slave_num = ARRAY_SIZE(sh7757_dmae2_slaves),416.channel = sh7757_dmae_channels,417.channel_num = ARRAY_SIZE(sh7757_dmae_channels),418.ts_low_shift = CHCR_TS_LOW_SHIFT,419.ts_low_mask = CHCR_TS_LOW_MASK,420.ts_high_shift = CHCR_TS_HIGH_SHIFT,421.ts_high_mask = CHCR_TS_HIGH_MASK,422.ts_shift = ts_shift,423.ts_shift_num = ARRAY_SIZE(ts_shift),424.dmaor_init = DMAOR_INIT,425};426427static struct sh_dmae_pdata dma3_platform_data = {428.slave = sh7757_dmae3_slaves,429.slave_num = ARRAY_SIZE(sh7757_dmae3_slaves),430.channel = sh7757_dmae_channels,431.channel_num = ARRAY_SIZE(sh7757_dmae_channels),432.ts_low_shift = CHCR_TS_LOW_SHIFT,433.ts_low_mask = CHCR_TS_LOW_MASK,434.ts_high_shift = CHCR_TS_HIGH_SHIFT,435.ts_high_mask = CHCR_TS_HIGH_MASK,436.ts_shift = ts_shift,437.ts_shift_num = ARRAY_SIZE(ts_shift),438.dmaor_init = DMAOR_INIT,439};440441/* channel 0 to 5 */442static struct resource sh7757_dmae0_resources[] = {443[0] = {444/* Channel registers and DMAOR */445.start = 0xff608020,446.end = 0xff60808f,447.flags = IORESOURCE_MEM,448},449[1] = {450/* DMARSx */451.start = 0xff609000,452.end = 0xff60900b,453.flags = IORESOURCE_MEM,454},455{456.name = "error_irq",457.start = evt2irq(0x640),458.end = evt2irq(0x640),459.flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,460},461};462463/* channel 6 to 11 */464static struct resource sh7757_dmae1_resources[] = {465[0] = {466/* Channel registers and DMAOR */467.start = 0xff618020,468.end = 0xff61808f,469.flags = IORESOURCE_MEM,470},471[1] = {472/* DMARSx */473.start = 0xff619000,474.end = 0xff61900b,475.flags = IORESOURCE_MEM,476},477{478.name = "error_irq",479.start = evt2irq(0x640),480.end = evt2irq(0x640),481.flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,482},483{484/* IRQ for channels 4 */485.start = evt2irq(0x7c0),486.end = evt2irq(0x7c0),487.flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,488},489{490/* IRQ for channels 5 */491.start = evt2irq(0x7c0),492.end = evt2irq(0x7c0),493.flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,494},495{496/* IRQ for channels 6 */497.start = evt2irq(0xd00),498.end = evt2irq(0xd00),499.flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,500},501{502/* IRQ for channels 7 */503.start = evt2irq(0xd00),504.end = evt2irq(0xd00),505.flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,506},507{508/* IRQ for channels 8 */509.start = evt2irq(0xd00),510.end = evt2irq(0xd00),511.flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,512},513{514/* IRQ for channels 9 */515.start = evt2irq(0xd00),516.end = evt2irq(0xd00),517.flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,518},519{520/* IRQ for channels 10 */521.start = evt2irq(0xd00),522.end = evt2irq(0xd00),523.flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,524},525{526/* IRQ for channels 11 */527.start = evt2irq(0xd00),528.end = evt2irq(0xd00),529.flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,530},531};532533/* channel 12 to 17 */534static struct resource sh7757_dmae2_resources[] = {535[0] = {536/* Channel registers and DMAOR */537.start = 0xff708020,538.end = 0xff70808f,539.flags = IORESOURCE_MEM,540},541[1] = {542/* DMARSx */543.start = 0xff709000,544.end = 0xff70900b,545.flags = IORESOURCE_MEM,546},547{548.name = "error_irq",549.start = evt2irq(0x2a60),550.end = evt2irq(0x2a60),551.flags = IORESOURCE_IRQ,552},553{554/* IRQ for channels 12 to 16 */555.start = evt2irq(0x2400),556.end = evt2irq(0x2480),557.flags = IORESOURCE_IRQ,558},559{560/* IRQ for channel 17 */561.start = evt2irq(0x24e0),562.end = evt2irq(0x24e0),563.flags = IORESOURCE_IRQ,564},565};566567/* channel 18 to 23 */568static struct resource sh7757_dmae3_resources[] = {569[0] = {570/* Channel registers and DMAOR */571.start = 0xff718020,572.end = 0xff71808f,573.flags = IORESOURCE_MEM,574},575[1] = {576/* DMARSx */577.start = 0xff719000,578.end = 0xff71900b,579.flags = IORESOURCE_MEM,580},581{582.name = "error_irq",583.start = evt2irq(0x2a80),584.end = evt2irq(0x2a80),585.flags = IORESOURCE_IRQ,586},587{588/* IRQ for channels 18 to 22 */589.start = evt2irq(0x2500),590.end = evt2irq(0x2580),591.flags = IORESOURCE_IRQ,592},593{594/* IRQ for channel 23 */595.start = evt2irq(0x2600),596.end = evt2irq(0x2600),597.flags = IORESOURCE_IRQ,598},599};600601static struct platform_device dma0_device = {602.name = "sh-dma-engine",603.id = 0,604.resource = sh7757_dmae0_resources,605.num_resources = ARRAY_SIZE(sh7757_dmae0_resources),606.dev = {607.platform_data = &dma0_platform_data,608},609};610611static struct platform_device dma1_device = {612.name = "sh-dma-engine",613.id = 1,614.resource = sh7757_dmae1_resources,615.num_resources = ARRAY_SIZE(sh7757_dmae1_resources),616.dev = {617.platform_data = &dma1_platform_data,618},619};620621static struct platform_device dma2_device = {622.name = "sh-dma-engine",623.id = 2,624.resource = sh7757_dmae2_resources,625.num_resources = ARRAY_SIZE(sh7757_dmae2_resources),626.dev = {627.platform_data = &dma2_platform_data,628},629};630631static struct platform_device dma3_device = {632.name = "sh-dma-engine",633.id = 3,634.resource = sh7757_dmae3_resources,635.num_resources = ARRAY_SIZE(sh7757_dmae3_resources),636.dev = {637.platform_data = &dma3_platform_data,638},639};640641static struct platform_device spi0_device = {642.name = "sh_spi",643.id = 0,644.dev = {645.dma_mask = NULL,646.coherent_dma_mask = 0xffffffff,647},648.num_resources = ARRAY_SIZE(spi0_resources),649.resource = spi0_resources,650};651652static struct resource spi1_resources[] = {653{654.start = 0xffd8ee70,655.end = 0xffd8eeff,656.flags = IORESOURCE_MEM | IORESOURCE_MEM_8BIT,657},658{659.start = evt2irq(0x8c0),660.flags = IORESOURCE_IRQ,661},662};663664static struct platform_device spi1_device = {665.name = "sh_spi",666.id = 1,667.num_resources = ARRAY_SIZE(spi1_resources),668.resource = spi1_resources,669};670671static struct resource rspi_resources[] = {672{673.start = 0xfe480000,674.end = 0xfe4800ff,675.flags = IORESOURCE_MEM,676},677{678.start = evt2irq(0x1d80),679.flags = IORESOURCE_IRQ,680},681};682683static struct platform_device rspi_device = {684.name = "rspi",685.id = 2,686.num_resources = ARRAY_SIZE(rspi_resources),687.resource = rspi_resources,688};689690static struct resource usb_ehci_resources[] = {691[0] = {692.start = 0xfe4f1000,693.end = 0xfe4f10ff,694.flags = IORESOURCE_MEM,695},696[1] = {697.start = evt2irq(0x920),698.end = evt2irq(0x920),699.flags = IORESOURCE_IRQ,700},701};702703static struct platform_device usb_ehci_device = {704.name = "sh_ehci",705.id = -1,706.dev = {707.dma_mask = &usb_ehci_device.dev.coherent_dma_mask,708.coherent_dma_mask = DMA_BIT_MASK(32),709},710.num_resources = ARRAY_SIZE(usb_ehci_resources),711.resource = usb_ehci_resources,712};713714static struct resource usb_ohci_resources[] = {715[0] = {716.start = 0xfe4f1800,717.end = 0xfe4f18ff,718.flags = IORESOURCE_MEM,719},720[1] = {721.start = evt2irq(0x920),722.end = evt2irq(0x920),723.flags = IORESOURCE_IRQ,724},725};726727static struct usb_ohci_pdata usb_ohci_pdata;728729static struct platform_device usb_ohci_device = {730.name = "ohci-platform",731.id = -1,732.dev = {733.dma_mask = &usb_ohci_device.dev.coherent_dma_mask,734.coherent_dma_mask = DMA_BIT_MASK(32),735.platform_data = &usb_ohci_pdata,736},737.num_resources = ARRAY_SIZE(usb_ohci_resources),738.resource = usb_ohci_resources,739};740741static struct platform_device *sh7757_devices[] __initdata = {742&scif2_device,743&scif3_device,744&scif4_device,745&tmu0_device,746&dma0_device,747&dma1_device,748&dma2_device,749&dma3_device,750&spi0_device,751&spi1_device,752&rspi_device,753&usb_ehci_device,754&usb_ohci_device,755};756757static int __init sh7757_devices_setup(void)758{759return platform_add_devices(sh7757_devices,760ARRAY_SIZE(sh7757_devices));761}762arch_initcall(sh7757_devices_setup);763764static struct platform_device *sh7757_early_devices[] __initdata = {765&scif2_device,766&scif3_device,767&scif4_device,768&tmu0_device,769};770771void __init plat_early_device_setup(void)772{773sh_early_platform_add_devices(sh7757_early_devices,774ARRAY_SIZE(sh7757_early_devices));775}776777enum {778UNUSED = 0,779780/* interrupt sources */781782IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,783IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,784IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,785IRL0_HHLL, IRL0_HHLH, IRL0_HHHL,786787IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,788IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,789IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,790IRL4_HHLL, IRL4_HHLH, IRL4_HHHL,791IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,792793SDHI, DVC,794IRQ8, IRQ9, IRQ11, IRQ10, IRQ12, IRQ13, IRQ14, IRQ15,795TMU0, TMU1, TMU2, TMU2_TICPI, TMU3, TMU4, TMU5,796HUDI,797ARC4,798DMAC0_5, DMAC6_7, DMAC8_11,799SCIF0, SCIF1, SCIF2, SCIF3, SCIF4,800USB0, USB1,801JMC,802SPI0, SPI1,803TMR01, TMR23, TMR45,804FRT,805LPC, LPC5, LPC6, LPC7, LPC8,806PECI0, PECI1, PECI2, PECI3, PECI4, PECI5,807ETHERC,808ADC0, ADC1,809SIM,810IIC0_0, IIC0_1, IIC0_2, IIC0_3,811IIC1_0, IIC1_1, IIC1_2, IIC1_3,812IIC2_0, IIC2_1, IIC2_2, IIC2_3,813IIC3_0, IIC3_1, IIC3_2, IIC3_3,814IIC4_0, IIC4_1, IIC4_2, IIC4_3,815IIC5_0, IIC5_1, IIC5_2, IIC5_3,816IIC6_0, IIC6_1, IIC6_2, IIC6_3,817IIC7_0, IIC7_1, IIC7_2, IIC7_3,818IIC8_0, IIC8_1, IIC8_2, IIC8_3,819IIC9_0, IIC9_1, IIC9_2, IIC9_3,820ONFICTL,821MMC1, MMC2,822ECCU,823PCIC,824G200,825RSPI,826SGPIO,827DMINT12, DMINT13, DMINT14, DMINT15, DMINT16, DMINT17, DMINT18, DMINT19,828DMINT20, DMINT21, DMINT22, DMINT23,829DDRECC,830TSIP,831PCIE_BRIDGE,832WDT0B, WDT1B, WDT2B, WDT3B, WDT4B, WDT5B, WDT6B, WDT7B, WDT8B,833GETHER0, GETHER1, GETHER2,834PBIA, PBIB, PBIC,835DMAE2, DMAE3,836SERMUX2, SERMUX3,837838/* interrupt groups */839840TMU012, TMU345,841};842843static struct intc_vect vectors[] __initdata = {844INTC_VECT(SDHI, 0x480), INTC_VECT(SDHI, 0x04a0),845INTC_VECT(SDHI, 0x4c0),846INTC_VECT(DVC, 0x4e0),847INTC_VECT(IRQ8, 0x500), INTC_VECT(IRQ9, 0x520),848INTC_VECT(IRQ10, 0x540),849INTC_VECT(TMU0, 0x580), INTC_VECT(TMU1, 0x5a0),850INTC_VECT(TMU2, 0x5c0), INTC_VECT(TMU2_TICPI, 0x5e0),851INTC_VECT(HUDI, 0x600),852INTC_VECT(ARC4, 0x620),853INTC_VECT(DMAC0_5, 0x640), INTC_VECT(DMAC0_5, 0x660),854INTC_VECT(DMAC0_5, 0x680), INTC_VECT(DMAC0_5, 0x6a0),855INTC_VECT(DMAC0_5, 0x6c0),856INTC_VECT(IRQ11, 0x6e0),857INTC_VECT(SCIF2, 0x700), INTC_VECT(SCIF2, 0x720),858INTC_VECT(SCIF2, 0x740), INTC_VECT(SCIF2, 0x760),859INTC_VECT(DMAC0_5, 0x780), INTC_VECT(DMAC0_5, 0x7a0),860INTC_VECT(DMAC6_7, 0x7c0), INTC_VECT(DMAC6_7, 0x7e0),861INTC_VECT(USB0, 0x840),862INTC_VECT(IRQ12, 0x880),863INTC_VECT(JMC, 0x8a0),864INTC_VECT(SPI1, 0x8c0),865INTC_VECT(IRQ13, 0x8e0), INTC_VECT(IRQ14, 0x900),866INTC_VECT(USB1, 0x920),867INTC_VECT(TMR01, 0xa00), INTC_VECT(TMR23, 0xa20),868INTC_VECT(TMR45, 0xa40),869INTC_VECT(FRT, 0xa80),870INTC_VECT(LPC, 0xaa0), INTC_VECT(LPC, 0xac0),871INTC_VECT(LPC, 0xae0), INTC_VECT(LPC, 0xb00),872INTC_VECT(LPC, 0xb20),873INTC_VECT(SCIF0, 0xb40), INTC_VECT(SCIF1, 0xb60),874INTC_VECT(SCIF3, 0xb80), INTC_VECT(SCIF3, 0xba0),875INTC_VECT(SCIF3, 0xbc0), INTC_VECT(SCIF3, 0xbe0),876INTC_VECT(PECI0, 0xc00), INTC_VECT(PECI1, 0xc20),877INTC_VECT(PECI2, 0xc40),878INTC_VECT(IRQ15, 0xc60),879INTC_VECT(ETHERC, 0xc80), INTC_VECT(ETHERC, 0xca0),880INTC_VECT(SPI0, 0xcc0),881INTC_VECT(ADC1, 0xce0),882INTC_VECT(DMAC8_11, 0xd00), INTC_VECT(DMAC8_11, 0xd20),883INTC_VECT(DMAC8_11, 0xd40), INTC_VECT(DMAC8_11, 0xd60),884INTC_VECT(SIM, 0xd80), INTC_VECT(SIM, 0xda0),885INTC_VECT(SIM, 0xdc0), INTC_VECT(SIM, 0xde0),886INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),887INTC_VECT(TMU5, 0xe40),888INTC_VECT(ADC0, 0xe60),889INTC_VECT(SCIF4, 0xf00), INTC_VECT(SCIF4, 0xf20),890INTC_VECT(SCIF4, 0xf40), INTC_VECT(SCIF4, 0xf60),891INTC_VECT(IIC0_0, 0x1400), INTC_VECT(IIC0_1, 0x1420),892INTC_VECT(IIC0_2, 0x1440), INTC_VECT(IIC0_3, 0x1460),893INTC_VECT(IIC1_0, 0x1480), INTC_VECT(IIC1_1, 0x14e0),894INTC_VECT(IIC1_2, 0x1500), INTC_VECT(IIC1_3, 0x1520),895INTC_VECT(IIC2_0, 0x1540), INTC_VECT(IIC2_1, 0x1560),896INTC_VECT(IIC2_2, 0x1580), INTC_VECT(IIC2_3, 0x1600),897INTC_VECT(IIC3_0, 0x1620), INTC_VECT(IIC3_1, 0x1640),898INTC_VECT(IIC3_2, 0x16e0), INTC_VECT(IIC3_3, 0x1700),899INTC_VECT(IIC4_0, 0x17c0), INTC_VECT(IIC4_1, 0x1800),900INTC_VECT(IIC4_2, 0x1820), INTC_VECT(IIC4_3, 0x1840),901INTC_VECT(IIC5_0, 0x1860), INTC_VECT(IIC5_1, 0x1880),902INTC_VECT(IIC5_2, 0x18a0), INTC_VECT(IIC5_3, 0x18c0),903INTC_VECT(IIC6_0, 0x18e0), INTC_VECT(IIC6_1, 0x1900),904INTC_VECT(IIC6_2, 0x1920),905INTC_VECT(ONFICTL, 0x1960),906INTC_VECT(IIC6_3, 0x1980),907INTC_VECT(IIC7_0, 0x19a0), INTC_VECT(IIC7_1, 0x1a00),908INTC_VECT(IIC7_2, 0x1a20), INTC_VECT(IIC7_3, 0x1a40),909INTC_VECT(IIC8_0, 0x1a60), INTC_VECT(IIC8_1, 0x1a80),910INTC_VECT(IIC8_2, 0x1aa0), INTC_VECT(IIC8_3, 0x1b40),911INTC_VECT(IIC9_0, 0x1b60), INTC_VECT(IIC9_1, 0x1b80),912INTC_VECT(IIC9_2, 0x1c00), INTC_VECT(IIC9_3, 0x1c20),913INTC_VECT(MMC1, 0x1c60), INTC_VECT(MMC2, 0x1c80),914INTC_VECT(ECCU, 0x1cc0),915INTC_VECT(PCIC, 0x1ce0),916INTC_VECT(G200, 0x1d00),917INTC_VECT(RSPI, 0x1d80), INTC_VECT(RSPI, 0x1da0),918INTC_VECT(RSPI, 0x1dc0), INTC_VECT(RSPI, 0x1de0),919INTC_VECT(PECI3, 0x1ec0), INTC_VECT(PECI4, 0x1ee0),920INTC_VECT(PECI5, 0x1f00),921INTC_VECT(SGPIO, 0x1f80), INTC_VECT(SGPIO, 0x1fa0),922INTC_VECT(SGPIO, 0x1fc0),923INTC_VECT(DMINT12, 0x2400), INTC_VECT(DMINT13, 0x2420),924INTC_VECT(DMINT14, 0x2440), INTC_VECT(DMINT15, 0x2460),925INTC_VECT(DMINT16, 0x2480), INTC_VECT(DMINT17, 0x24e0),926INTC_VECT(DMINT18, 0x2500), INTC_VECT(DMINT19, 0x2520),927INTC_VECT(DMINT20, 0x2540), INTC_VECT(DMINT21, 0x2560),928INTC_VECT(DMINT22, 0x2580), INTC_VECT(DMINT23, 0x2600),929INTC_VECT(DDRECC, 0x2620),930INTC_VECT(TSIP, 0x2640),931INTC_VECT(PCIE_BRIDGE, 0x27c0),932INTC_VECT(WDT0B, 0x2800), INTC_VECT(WDT1B, 0x2820),933INTC_VECT(WDT2B, 0x2840), INTC_VECT(WDT3B, 0x2860),934INTC_VECT(WDT4B, 0x2880), INTC_VECT(WDT5B, 0x28a0),935INTC_VECT(WDT6B, 0x28c0), INTC_VECT(WDT7B, 0x28e0),936INTC_VECT(WDT8B, 0x2900),937INTC_VECT(GETHER0, 0x2960), INTC_VECT(GETHER1, 0x2980),938INTC_VECT(GETHER2, 0x29a0),939INTC_VECT(PBIA, 0x2a00), INTC_VECT(PBIB, 0x2a20),940INTC_VECT(PBIC, 0x2a40),941INTC_VECT(DMAE2, 0x2a60), INTC_VECT(DMAE3, 0x2a80),942INTC_VECT(SERMUX2, 0x2aa0), INTC_VECT(SERMUX3, 0x2b40),943INTC_VECT(LPC5, 0x2b60), INTC_VECT(LPC6, 0x2b80),944INTC_VECT(LPC7, 0x2c00), INTC_VECT(LPC8, 0x2c20),945};946947static struct intc_group groups[] __initdata = {948INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),949INTC_GROUP(TMU345, TMU3, TMU4, TMU5),950};951952static struct intc_mask_reg mask_registers[] __initdata = {953{ 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */954{ IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },955956{ 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */957{ IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,958IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,959IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,960IRL0_HHLL, IRL0_HHLH, IRL0_HHHL, 0,961IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,962IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,963IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,964IRL4_HHLL, IRL4_HHLH, IRL4_HHHL, 0, } },965966{ 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */967{ 0, 0, 0, 0, 0, 0, 0, 0,9680, DMAC8_11, 0, PECI0, LPC, FRT, 0, TMR45,969TMR23, TMR01, 0, 0, 0, 0, 0, DMAC0_5,970HUDI, 0, 0, SCIF3, SCIF2, SDHI, TMU345, TMU012971} },972973{ 0xffd400d0, 0xffd400d4, 32, /* INT2MSKR1 / INT2MSKCR1 */974{ IRQ15, IRQ14, IRQ13, IRQ12, IRQ11, IRQ10, SCIF4, ETHERC,975IRQ9, IRQ8, SCIF1, SCIF0, USB0, 0, 0, USB1,976ADC1, 0, DMAC6_7, ADC0, SPI0, SIM, PECI2, PECI1,977ARC4, 0, SPI1, JMC, 0, 0, 0, DVC978} },979980{ 0xffd10038, 0xffd1003c, 32, /* INT2MSKR2 / INT2MSKCR2 */981{ IIC4_1, IIC4_2, IIC5_0, ONFICTL, 0, 0, SGPIO, 0,9820, G200, 0, IIC9_2, IIC8_2, IIC8_1, IIC8_0, IIC7_3,983IIC7_2, IIC7_1, IIC6_3, IIC0_0, IIC0_1, IIC0_2, IIC0_3, IIC3_1,984IIC2_3, 0, IIC2_1, IIC9_1, IIC3_3, IIC1_0, 0, IIC2_2985} },986987{ 0xffd100d0, 0xffd100d4, 32, /* INT2MSKR3 / INT2MSKCR3 */988{ MMC1, IIC6_1, IIC6_0, IIC5_1, IIC3_2, IIC2_0, PECI5, MMC2,989IIC1_3, IIC1_2, IIC9_0, IIC8_3, IIC4_3, IIC7_0, 0, IIC6_2,990PCIC, 0, IIC4_0, 0, ECCU, RSPI, 0, IIC9_3,991IIC3_0, 0, IIC5_3, IIC5_2, 0, 0, 0, IIC1_1992} },993994{ 0xffd20038, 0xffd2003c, 32, /* INT2MSKR4 / INT2MSKCR4 */995{ WDT0B, WDT1B, WDT3B, GETHER0, 0, 0, 0, 0,9960, 0, 0, LPC7, SERMUX2, DMAE3, DMAE2, PBIC,997PBIB, PBIA, GETHER1, DMINT12, DMINT13, DMINT14, DMINT15, TSIP,998DMINT23, 0, DMINT21, LPC6, 0, DMINT16, 0, DMINT22999} },10001001{ 0xffd200d0, 0xffd200d4, 32, /* INT2MSKR5 / INT2MSKCR5 */1002{ 0, WDT8B, WDT7B, WDT4B, 0, DMINT20, 0, 0,1003DMINT19, DMINT18, LPC5, SERMUX3, WDT2B, GETHER2, 0, 0,10040, 0, PCIE_BRIDGE, 0, 0, 0, 0, LPC8,1005DDRECC, 0, WDT6B, WDT5B, 0, 0, 0, DMINT171006} },1007};10081009#define INTPRI 0xffd000101010#define INT2PRI0 0xffd400001011#define INT2PRI1 0xffd400041012#define INT2PRI2 0xffd400081013#define INT2PRI3 0xffd4000c1014#define INT2PRI4 0xffd400101015#define INT2PRI5 0xffd400141016#define INT2PRI6 0xffd400181017#define INT2PRI7 0xffd4001c1018#define INT2PRI8 0xffd400a01019#define INT2PRI9 0xffd400a41020#define INT2PRI10 0xffd400a81021#define INT2PRI11 0xffd400ac1022#define INT2PRI12 0xffd400b01023#define INT2PRI13 0xffd400b41024#define INT2PRI14 0xffd400b81025#define INT2PRI15 0xffd400bc1026#define INT2PRI16 0xffd100001027#define INT2PRI17 0xffd100041028#define INT2PRI18 0xffd100081029#define INT2PRI19 0xffd1000c1030#define INT2PRI20 0xffd100101031#define INT2PRI21 0xffd100141032#define INT2PRI22 0xffd100181033#define INT2PRI23 0xffd1001c1034#define INT2PRI24 0xffd100a01035#define INT2PRI25 0xffd100a41036#define INT2PRI26 0xffd100a81037#define INT2PRI27 0xffd100ac1038#define INT2PRI28 0xffd100b01039#define INT2PRI29 0xffd100b41040#define INT2PRI30 0xffd100b81041#define INT2PRI31 0xffd100bc1042#define INT2PRI32 0xffd200001043#define INT2PRI33 0xffd200041044#define INT2PRI34 0xffd200081045#define INT2PRI35 0xffd2000c1046#define INT2PRI36 0xffd200101047#define INT2PRI37 0xffd200141048#define INT2PRI38 0xffd200181049#define INT2PRI39 0xffd2001c1050#define INT2PRI40 0xffd200a01051#define INT2PRI41 0xffd200a41052#define INT2PRI42 0xffd200a81053#define INT2PRI43 0xffd200ac1054#define INT2PRI44 0xffd200b01055#define INT2PRI45 0xffd200b41056#define INT2PRI46 0xffd200b81057#define INT2PRI47 0xffd200bc10581059static struct intc_prio_reg prio_registers[] __initdata = {1060{ INTPRI, 0, 32, 4, { IRQ0, IRQ1, IRQ2, IRQ3,1061IRQ4, IRQ5, IRQ6, IRQ7 } },10621063{ INT2PRI0, 0, 32, 8, { TMU0, TMU1, TMU2, TMU2_TICPI } },1064{ INT2PRI1, 0, 32, 8, { TMU3, TMU4, TMU5, SDHI } },1065{ INT2PRI2, 0, 32, 8, { SCIF2, SCIF3, 0, IRQ8 } },1066{ INT2PRI3, 0, 32, 8, { HUDI, DMAC0_5, ADC0, IRQ9 } },1067{ INT2PRI4, 0, 32, 8, { IRQ10, 0, TMR01, TMR23 } },1068{ INT2PRI5, 0, 32, 8, { TMR45, 0, FRT, LPC } },1069{ INT2PRI6, 0, 32, 8, { PECI0, ETHERC, DMAC8_11, 0 } },1070{ INT2PRI7, 0, 32, 8, { SCIF4, 0, IRQ11, IRQ12 } },1071{ INT2PRI8, 0, 32, 8, { 0, 0, 0, DVC } },1072{ INT2PRI9, 0, 32, 8, { ARC4, 0, SPI1, JMC } },1073{ INT2PRI10, 0, 32, 8, { SPI0, SIM, PECI2, PECI1 } },1074{ INT2PRI11, 0, 32, 8, { ADC1, IRQ13, DMAC6_7, IRQ14 } },1075{ INT2PRI12, 0, 32, 8, { USB0, 0, IRQ15, USB1 } },1076{ INT2PRI13, 0, 32, 8, { 0, 0, SCIF1, SCIF0 } },10771078{ INT2PRI16, 0, 32, 8, { IIC2_2, 0, 0, 0 } },1079{ INT2PRI17, 0, 32, 8, { 0, 0, 0, IIC1_0 } },1080{ INT2PRI18, 0, 32, 8, { IIC3_3, IIC9_1, IIC2_1, IIC1_2 } },1081{ INT2PRI19, 0, 32, 8, { IIC2_3, IIC3_1, 0, IIC1_3 } },1082{ INT2PRI20, 0, 32, 8, { IIC2_0, IIC6_3, IIC7_1, IIC7_2 } },1083{ INT2PRI21, 0, 32, 8, { IIC7_3, IIC8_0, IIC8_1, IIC8_2 } },1084{ INT2PRI22, 0, 32, 8, { IIC9_2, MMC2, G200, 0 } },1085{ INT2PRI23, 0, 32, 8, { PECI5, SGPIO, IIC3_2, IIC5_1 } },1086{ INT2PRI24, 0, 32, 8, { PECI4, PECI3, 0, IIC1_1 } },1087{ INT2PRI25, 0, 32, 8, { IIC3_0, 0, IIC5_3, IIC5_2 } },1088{ INT2PRI26, 0, 32, 8, { ECCU, RSPI, 0, IIC9_3 } },1089{ INT2PRI27, 0, 32, 8, { PCIC, IIC6_0, IIC4_0, IIC6_1 } },1090{ INT2PRI28, 0, 32, 8, { IIC4_3, IIC7_0, MMC1, IIC6_2 } },1091{ INT2PRI29, 0, 32, 8, { 0, 0, IIC9_0, IIC8_3 } },1092{ INT2PRI30, 0, 32, 8, { IIC4_1, IIC4_2, IIC5_0, ONFICTL } },1093{ INT2PRI31, 0, 32, 8, { IIC0_0, IIC0_1, IIC0_2, IIC0_3 } },1094{ INT2PRI32, 0, 32, 8, { DMINT22, 0, 0, 0 } },1095{ INT2PRI33, 0, 32, 8, { 0, 0, 0, DMINT16 } },1096{ INT2PRI34, 0, 32, 8, { 0, LPC6, DMINT21, DMINT18 } },1097{ INT2PRI35, 0, 32, 8, { DMINT23, TSIP, 0, DMINT19 } },1098{ INT2PRI36, 0, 32, 8, { DMINT20, GETHER1, PBIA, PBIB } },1099{ INT2PRI37, 0, 32, 8, { PBIC, DMAE2, DMAE3, SERMUX2 } },1100{ INT2PRI38, 0, 32, 8, { LPC7, 0, 0, 0 } },1101{ INT2PRI39, 0, 32, 8, { 0, 0, 0, WDT4B } },1102{ INT2PRI40, 0, 32, 8, { 0, 0, 0, DMINT17 } },1103{ INT2PRI41, 0, 32, 8, { DDRECC, 0, WDT6B, WDT5B } },1104{ INT2PRI42, 0, 32, 8, { 0, 0, 0, LPC8 } },1105{ INT2PRI43, 0, 32, 8, { 0, WDT7B, PCIE_BRIDGE, WDT8B } },1106{ INT2PRI44, 0, 32, 8, { WDT2B, GETHER2, 0, 0 } },1107{ INT2PRI45, 0, 32, 8, { 0, 0, LPC5, SERMUX3 } },1108{ INT2PRI46, 0, 32, 8, { WDT0B, WDT1B, WDT3B, GETHER0 } },1109{ INT2PRI47, 0, 32, 8, { DMINT12, DMINT13, DMINT14, DMINT15 } },1110};11111112static struct intc_sense_reg sense_registers_irq8to15[] __initdata = {1113{ 0xffd100f8, 32, 2, /* ICR2 */ { IRQ15, IRQ14, IRQ13, IRQ12,1114IRQ11, IRQ10, IRQ9, IRQ8 } },1115};11161117static DECLARE_INTC_DESC(intc_desc, "sh7757", vectors, groups,1118mask_registers, prio_registers,1119sense_registers_irq8to15);11201121/* Support for external interrupt pins in IRQ mode */1122static struct intc_vect vectors_irq0123[] __initdata = {1123INTC_VECT(IRQ0, 0x200), INTC_VECT(IRQ1, 0x240),1124INTC_VECT(IRQ2, 0x280), INTC_VECT(IRQ3, 0x2c0),1125};11261127static struct intc_vect vectors_irq4567[] __initdata = {1128INTC_VECT(IRQ4, 0x300), INTC_VECT(IRQ5, 0x340),1129INTC_VECT(IRQ6, 0x380), INTC_VECT(IRQ7, 0x3c0),1130};11311132static struct intc_sense_reg sense_registers[] __initdata = {1133{ 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,1134IRQ4, IRQ5, IRQ6, IRQ7 } },1135};11361137static struct intc_mask_reg ack_registers[] __initdata = {1138{ 0xffd00024, 0, 32, /* INTREQ */1139{ IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },1140};11411142static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh7757-irq0123",1143vectors_irq0123, NULL, mask_registers,1144prio_registers, sense_registers, ack_registers);11451146static DECLARE_INTC_DESC_ACK(intc_desc_irq4567, "sh7757-irq4567",1147vectors_irq4567, NULL, mask_registers,1148prio_registers, sense_registers, ack_registers);11491150/* External interrupt pins in IRL mode */1151static struct intc_vect vectors_irl0123[] __initdata = {1152INTC_VECT(IRL0_LLLL, 0x200), INTC_VECT(IRL0_LLLH, 0x220),1153INTC_VECT(IRL0_LLHL, 0x240), INTC_VECT(IRL0_LLHH, 0x260),1154INTC_VECT(IRL0_LHLL, 0x280), INTC_VECT(IRL0_LHLH, 0x2a0),1155INTC_VECT(IRL0_LHHL, 0x2c0), INTC_VECT(IRL0_LHHH, 0x2e0),1156INTC_VECT(IRL0_HLLL, 0x300), INTC_VECT(IRL0_HLLH, 0x320),1157INTC_VECT(IRL0_HLHL, 0x340), INTC_VECT(IRL0_HLHH, 0x360),1158INTC_VECT(IRL0_HHLL, 0x380), INTC_VECT(IRL0_HHLH, 0x3a0),1159INTC_VECT(IRL0_HHHL, 0x3c0),1160};11611162static struct intc_vect vectors_irl4567[] __initdata = {1163INTC_VECT(IRL4_LLLL, 0x200), INTC_VECT(IRL4_LLLH, 0x220),1164INTC_VECT(IRL4_LLHL, 0x240), INTC_VECT(IRL4_LLHH, 0x260),1165INTC_VECT(IRL4_LHLL, 0x280), INTC_VECT(IRL4_LHLH, 0x2a0),1166INTC_VECT(IRL4_LHHL, 0x2c0), INTC_VECT(IRL4_LHHH, 0x2e0),1167INTC_VECT(IRL4_HLLL, 0x300), INTC_VECT(IRL4_HLLH, 0x320),1168INTC_VECT(IRL4_HLHL, 0x340), INTC_VECT(IRL4_HLHH, 0x360),1169INTC_VECT(IRL4_HHLL, 0x380), INTC_VECT(IRL4_HHLH, 0x3a0),1170INTC_VECT(IRL4_HHHL, 0x3c0),1171};11721173static DECLARE_INTC_DESC(intc_desc_irl0123, "sh7757-irl0123", vectors_irl0123,1174NULL, mask_registers, NULL, NULL);11751176static DECLARE_INTC_DESC(intc_desc_irl4567, "sh7757-irl4567", vectors_irl4567,1177NULL, mask_registers, NULL, NULL);11781179#define INTC_ICR0 0xffd000001180#define INTC_INTMSK0 0xffd000441181#define INTC_INTMSK1 0xffd000481182#define INTC_INTMSK2 0xffd400801183#define INTC_INTMSKCLR1 0xffd000681184#define INTC_INTMSKCLR2 0xffd4008411851186void __init plat_irq_setup(void)1187{1188/* disable IRQ3-0 + IRQ7-4 */1189__raw_writel(0xff000000, INTC_INTMSK0);11901191/* disable IRL3-0 + IRL7-4 */1192__raw_writel(0xc0000000, INTC_INTMSK1);1193__raw_writel(0xfffefffe, INTC_INTMSK2);11941195/* select IRL mode for IRL3-0 + IRL7-4 */1196__raw_writel(__raw_readl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);11971198/* disable holding function, ie enable "SH-4 Mode" */1199__raw_writel(__raw_readl(INTC_ICR0) | 0x00200000, INTC_ICR0);12001201register_intc_controller(&intc_desc);1202}12031204void __init plat_irq_setup_pins(int mode)1205{1206switch (mode) {1207case IRQ_MODE_IRQ7654:1208/* select IRQ mode for IRL7-4 */1209__raw_writel(__raw_readl(INTC_ICR0) | 0x00400000, INTC_ICR0);1210register_intc_controller(&intc_desc_irq4567);1211break;1212case IRQ_MODE_IRQ3210:1213/* select IRQ mode for IRL3-0 */1214__raw_writel(__raw_readl(INTC_ICR0) | 0x00800000, INTC_ICR0);1215register_intc_controller(&intc_desc_irq0123);1216break;1217case IRQ_MODE_IRL7654:1218/* enable IRL7-4 but don't provide any masking */1219__raw_writel(0x40000000, INTC_INTMSKCLR1);1220__raw_writel(0x0000fffe, INTC_INTMSKCLR2);1221break;1222case IRQ_MODE_IRL3210:1223/* enable IRL0-3 but don't provide any masking */1224__raw_writel(0x80000000, INTC_INTMSKCLR1);1225__raw_writel(0xfffe0000, INTC_INTMSKCLR2);1226break;1227case IRQ_MODE_IRL7654_MASK:1228/* enable IRL7-4 and mask using cpu intc controller */1229__raw_writel(0x40000000, INTC_INTMSKCLR1);1230register_intc_controller(&intc_desc_irl4567);1231break;1232case IRQ_MODE_IRL3210_MASK:1233/* enable IRL0-3 and mask using cpu intc controller */1234__raw_writel(0x80000000, INTC_INTMSKCLR1);1235register_intc_controller(&intc_desc_irl0123);1236break;1237default:1238BUG();1239}1240}12411242void __init plat_mem_setup(void)1243{1244}124512461247