Path: blob/master/arch/xtensa/variants/de212/include/variant/tie.h
26519 views
/*1* tie.h -- compile-time HAL definitions dependent on CORE & TIE configuration2*3* NOTE: This header file is not meant to be included directly.4*/56/* This header file describes this specific Xtensa processor's TIE extensions7that extend basic Xtensa core functionality. It is customized to this8Xtensa processor configuration.910Copyright (c) 1999-2015 Cadence Design Systems Inc.1112Permission is hereby granted, free of charge, to any person obtaining13a copy of this software and associated documentation files (the14"Software"), to deal in the Software without restriction, including15without limitation the rights to use, copy, modify, merge, publish,16distribute, sublicense, and/or sell copies of the Software, and to17permit persons to whom the Software is furnished to do so, subject to18the following conditions:1920The above copyright notice and this permission notice shall be included21in all copies or substantial portions of the Software.2223THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,24EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF25MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.26IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY27CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,28TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE29SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. */3031#ifndef _XTENSA_CORE_TIE_H32#define _XTENSA_CORE_TIE_H3334#define XCHAL_CP_NUM 0 /* number of coprocessors */35#define XCHAL_CP_MAX 0 /* max CP ID + 1 (0 if none) */36#define XCHAL_CP_MASK 0x00 /* bitmask of all CPs by ID */37#define XCHAL_CP_PORT_MASK 0x00 /* bitmask of only port CPs */3839/* Save area for non-coprocessor optional and custom (TIE) state: */40#define XCHAL_NCP_SA_SIZE 2841#define XCHAL_NCP_SA_ALIGN 44243/* Total save area for optional and custom state (NCP + CPn): */44#define XCHAL_TOTAL_SA_SIZE 32 /* with 16-byte align padding */45#define XCHAL_TOTAL_SA_ALIGN 4 /* actual minimum alignment */4647/*48* Detailed contents of save areas.49* NOTE: caller must define the XCHAL_SA_REG macro (not defined here)50* before expanding the XCHAL_xxx_SA_LIST() macros.51*52* XCHAL_SA_REG(s,ccused,abikind,kind,opt,name,galign,align,asize,53* dbnum,base,regnum,bitsz,gapsz,reset,x...)54*55* s = passed from XCHAL_*_LIST(s), eg. to select how to expand56* ccused = set if used by compiler without special options or code57* abikind = 0 (caller-saved), 1 (callee-saved), or 2 (thread-global)58* kind = 0 (special reg), 1 (TIE user reg), or 2 (TIE regfile reg)59* opt = 0 (custom TIE extension or coprocessor), or 1 (optional reg)60* name = lowercase reg name (no quotes)61* galign = group byte alignment (power of 2) (galign >= align)62* align = register byte alignment (power of 2)63* asize = allocated size in bytes (asize*8 == bitsz + gapsz + padsz)64* (not including any pad bytes required to galign this or next reg)65* dbnum = unique target number f/debug (see <xtensa-libdb-macros.h>)66* base = reg shortname w/o index (or sr=special, ur=TIE user reg)67* regnum = reg index in regfile, or special/TIE-user reg number68* bitsz = number of significant bits (regfile width, or ur/sr mask bits)69* gapsz = intervening bits, if bitsz bits not stored contiguously70* (padsz = pad bits at end [TIE regfile] or at msbits [ur,sr] of asize)71* reset = register reset value (or 0 if undefined at reset)72* x = reserved for future use (0 until then)73*74* To filter out certain registers, e.g. to expand only the non-global75* registers used by the compiler, you can do something like this:76*77* #define XCHAL_SA_REG(s,ccused,p...) SELCC##ccused(p)78* #define SELCC0(p...)79* #define SELCC1(abikind,p...) SELAK##abikind(p)80* #define SELAK0(p...) REG(p)81* #define SELAK1(p...) REG(p)82* #define SELAK2(p...)83* #define REG(kind,tie,name,galn,aln,asz,csz,dbnum,base,rnum,bsz,rst,x...) \84* ...what you want to expand...85*/8687#define XCHAL_NCP_SA_NUM 788#define XCHAL_NCP_SA_LIST(s) \89XCHAL_SA_REG(s,1,0,0,1, acclo, 4, 4, 4,0x0210, sr,16 , 32,0,0,0) \90XCHAL_SA_REG(s,1,0,0,1, acchi, 4, 4, 4,0x0211, sr,17 , 8,0,0,0) \91XCHAL_SA_REG(s,0,0,0,1, scompare1, 4, 4, 4,0x020C, sr,12 , 32,0,0,0) \92XCHAL_SA_REG(s,0,0,0,1, m0, 4, 4, 4,0x0220, sr,32 , 32,0,0,0) \93XCHAL_SA_REG(s,0,0,0,1, m1, 4, 4, 4,0x0221, sr,33 , 32,0,0,0) \94XCHAL_SA_REG(s,0,0,0,1, m2, 4, 4, 4,0x0222, sr,34 , 32,0,0,0) \95XCHAL_SA_REG(s,0,0,0,1, m3, 4, 4, 4,0x0223, sr,35 , 32,0,0,0)9697#define XCHAL_CP0_SA_NUM 098#define XCHAL_CP0_SA_LIST(s) /* empty */99100#define XCHAL_CP1_SA_NUM 0101#define XCHAL_CP1_SA_LIST(s) /* empty */102103#define XCHAL_CP2_SA_NUM 0104#define XCHAL_CP2_SA_LIST(s) /* empty */105106#define XCHAL_CP3_SA_NUM 0107#define XCHAL_CP3_SA_LIST(s) /* empty */108109#define XCHAL_CP4_SA_NUM 0110#define XCHAL_CP4_SA_LIST(s) /* empty */111112#define XCHAL_CP5_SA_NUM 0113#define XCHAL_CP5_SA_LIST(s) /* empty */114115#define XCHAL_CP6_SA_NUM 0116#define XCHAL_CP6_SA_LIST(s) /* empty */117118#define XCHAL_CP7_SA_NUM 0119#define XCHAL_CP7_SA_LIST(s) /* empty */120121/* Byte length of instruction from its first nibble (op0 field), per FLIX. */122#define XCHAL_OP0_FORMAT_LENGTHS 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3123/* Byte length of instruction from its first byte, per FLIX. */124#define XCHAL_BYTE0_FORMAT_LENGTHS \1253,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3, 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3,\1263,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3, 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3,\1273,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3, 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3,\1283,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3, 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3,\1293,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3, 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3,\1303,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3, 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3,\1313,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3, 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3,\1323,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3, 3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3133134#endif /*_XTENSA_CORE_TIE_H*/135136137138