Path: blob/master/drivers/accel/habanalabs/include/gaudi2/gaudi2_reg_map.h
26445 views
/* SPDX-License-Identifier: GPL-2.01*2* Copyright 2020 HabanaLabs, Ltd.3* All Rights Reserved.4*5*/67#ifndef GAUDI2_REG_MAP_H_8#define GAUDI2_REG_MAP_H_910/*11* PSOC scratch-pad registers12*/13#define mmHW_STATE mmCPU_IF_KMD_HW_DIRTY_STATUS14#define mmPID_STATUS_REG mmPSOC_GLOBAL_CONF_SCRATCHPAD_115#define mmARM_STATUS_REG mmPSOC_GLOBAL_CONF_SCRATCHPAD_216#define mmGIC_TPC_QM_IRQ_CTRL_POLL_REG mmPSOC_GLOBAL_CONF_SCRATCHPAD_317#define mmGIC_MME_QM_IRQ_CTRL_POLL_REG mmPSOC_GLOBAL_CONF_SCRATCHPAD_418#define mmGIC_DMA_QM_IRQ_CTRL_POLL_REG mmPSOC_GLOBAL_CONF_SCRATCHPAD_519#define mmGIC_ROT_QM_IRQ_CTRL_POLL_REG mmPSOC_GLOBAL_CONF_SCRATCHPAD_620#define mmGIC_NIC_QM_IRQ_CTRL_POLL_REG mmPSOC_GLOBAL_CONF_SCRATCHPAD_721#define mmGIC_DMA_CR_IRQ_CTRL_POLL_REG mmPSOC_GLOBAL_CONF_SCRATCHPAD_822#define mmGIC_HOST_PI_UPD_IRQ_POLL_REG mmPSOC_GLOBAL_CONF_SCRATCHPAD_923#define mmGIC_HOST_HALT_IRQ_POLL_REG mmPSOC_GLOBAL_CONF_SCRATCHPAD_1024#define mmGIC_HOST_INTS_IRQ_POLL_REG mmPSOC_GLOBAL_CONF_SCRATCHPAD_1125#define mmGIC_HOST_SOFT_RST_IRQ_POLL_REG mmPSOC_GLOBAL_CONF_SCRATCHPAD_1226#define mmCPU_RST_STATUS_TO_HOST mmPSOC_GLOBAL_CONF_SCRATCHPAD_1427/*28* Single scratchpad register used for all ARCs to notify dccm queue full event to FW.29* So a new event would overwrite any unhandled previous event. In other words, incase30* of multiple events before previous ones are handled, last one would be considered.31*/32#define mmENGINE_ARC_IRQ_CTRL_POLL_REG mmPSOC_GLOBAL_CONF_SCRATCHPAD_1533#define mmPID_CFG_REG mmPSOC_GLOBAL_CONF_SCRATCHPAD_1834#define mmGIC_RAZWI_STATUS_REG mmPSOC_GLOBAL_CONF_SCRATCHPAD_1935#define mmCPU_BOOT_DEV_STS0 mmPSOC_GLOBAL_CONF_SCRATCHPAD_2036#define mmCPU_BOOT_DEV_STS1 mmPSOC_GLOBAL_CONF_SCRATCHPAD_2137#define mmCPU_CMD_STATUS_TO_HOST mmPSOC_GLOBAL_CONF_SCRATCHPAD_2338#define mmCPU_BOOT_ERR0 mmPSOC_GLOBAL_CONF_SCRATCHPAD_2439#define mmCPU_BOOT_ERR1 mmPSOC_GLOBAL_CONF_SCRATCHPAD_2540#define mmUPD_STS mmPSOC_GLOBAL_CONF_SCRATCHPAD_2641#define mmUPD_CMD mmPSOC_GLOBAL_CONF_SCRATCHPAD_2742#define mmPPBOOT_VER_OFFSET mmPSOC_GLOBAL_CONF_SCRATCHPAD_2843#define mmRDWR_TEST mmPSOC_GLOBAL_CONF_SCRATCHPAD_3044#define mmBTL_ID mmPSOC_GLOBAL_CONF_SCRATCHPAD_3145#define mmRST_SRC mmPSOC_GLOBAL_CONF_COLD_RST_FLOPS_046#define mmCOLD_RST_DATA mmPSOC_GLOBAL_CONF_COLD_RST_FLOPS_247#define mmUPD_PENDING_STS mmPSOC_GLOBAL_CONF_COLD_RST_FLOPS_348#define mmPID_CMD_REQ_REG mmPSOC_PID_PID_CMD_049#define mmPID_CMD_REQ_REG_HI mmPSOC_PID_PID_CMD_150#define mmPID_CMD_RSP_REG mmPSOC_PID_PID_CMD_251#define mmPID_CMD_RSP_REG_HI mmPSOC_PID_PID_CMD_352#define mmPID_CMD_TELEMETRY_REG_0 mmPSOC_PID_PID_CMD_453#define mmPID_CMD_TELEMETRY_REG_0_HI mmPSOC_PID_PID_CMD_554#define mmPID_CMD_TELEMETRY_REG_1 mmPSOC_PID_PID_CMD_655#define mmPID_CMD_TELEMETRY_REG_1_HI mmPSOC_PID_PID_CMD_756#define mmWD_GPIO_OUTSET_REG mmPSOC_GPIO3_OUTENSET57#define mmWD_GPIO_DATAOUT_REG mmPSOC_GPIO3_DATAOUT58#define mmSTM_PROFILER_SPE_REG mmPSOC_STM_STMSPER5960/* Registers below are used to pass the boot_if data between ARM and ARC1 */61#define mmARM_MSG_BOOT_ERR_SET mmCPU_IF_SPECIAL_GLBL_SPARE_062#define mmARM_MSG_BOOT_ERR_CLR mmCPU_IF_SPECIAL_GLBL_SPARE_163#define mmARM_MSG_BOOT_DEV_STS_SET mmCPU_IF_SPECIAL_GLBL_SPARE_264#define mmARM_MSG_BOOT_DEV_STS_CLR mmCPU_IF_SPECIAL_GLBL_SPARE_365#define mmMGMT_MSG_BOOT_ERR mmCPU_MSTR_IF_SPECIAL_GLBL_SPARE_066#define mmMGMT_MSG_BOOT_DEV_STS mmCPU_MSTR_IF_SPECIAL_GLBL_SPARE_16768#endif /* GAUDI2_REG_MAP_H_ */697071