/* SPDX-License-Identifier: GPL-2.0 */1/* drivers/atm/eni.h - Efficient Networks ENI155P device driver declarations */23/* Written 1995-2000 by Werner Almesberger, EPFL LRC/ICA */456#ifndef DRIVER_ATM_ENI_H7#define DRIVER_ATM_ENI_H89#include <linux/atm.h>10#include <linux/atmdev.h>11#include <linux/interrupt.h>12#include <linux/sonet.h>13#include <linux/skbuff.h>14#include <linux/time.h>15#include <linux/pci.h>16#include <linux/spinlock.h>17#include <linux/atomic.h>1819#include "midway.h"202122#define DEV_LABEL "eni"2324#define UBR_BUFFER (128*1024) /* UBR buffer size */2526#define RX_DMA_BUF 8 /* burst and skip a few things */27#define TX_DMA_BUF 100 /* should be enough for 64 kB */2829#define DEFAULT_RX_MULT 300 /* max_sdu*3 */30#define DEFAULT_TX_MULT 300 /* max_sdu*3 */3132#define ENI_ZEROES_SIZE 4 /* need that many DMA-able zero bytes */333435struct eni_free {36void __iomem *start; /* counting in bytes */37int order;38};3940struct eni_tx {41void __iomem *send; /* base, 0 if unused */42int prescaler; /* shaping prescaler */43int resolution; /* shaping divider */44unsigned long tx_pos; /* current TX write position */45unsigned long words; /* size of TX queue */46int index; /* TX channel number */47int reserved; /* reserved peak cell rate */48int shaping; /* shaped peak cell rate */49struct sk_buff_head backlog; /* queue of waiting TX buffers */50};5152struct eni_vcc {53int (*rx)(struct atm_vcc *vcc); /* RX function, NULL if none */54void __iomem *recv; /* receive buffer */55unsigned long words; /* its size in words */56unsigned long descr; /* next descriptor (RX) */57unsigned long rx_pos; /* current RX descriptor pos */58struct eni_tx *tx; /* TXer, NULL if none */59int rxing; /* number of pending PDUs */60int servicing; /* number of waiting VCs (0 or 1) */61int txing; /* number of pending TX bytes */62ktime_t timestamp; /* for RX timing */63struct atm_vcc *next; /* next pending RX */64struct sk_buff *last; /* last PDU being DMAed (used to carry65discard information) */66};6768struct eni_dev {69/*-------------------------------- spinlock */70spinlock_t lock; /* sync with interrupt */71struct tasklet_struct task; /* tasklet for interrupt work */72u32 events; /* pending events */73/*-------------------------------- base pointers into Midway address74space */75void __iomem *ioaddr;76void __iomem *phy; /* PHY interface chip registers */77void __iomem *reg; /* register base */78void __iomem *ram; /* RAM base */79void __iomem *vci; /* VCI table */80void __iomem *rx_dma; /* RX DMA queue */81void __iomem *tx_dma; /* TX DMA queue */82void __iomem *service; /* service list */83/*-------------------------------- TX part */84struct eni_tx tx[NR_CHAN]; /* TX channels */85struct eni_tx *ubr; /* UBR channel */86struct sk_buff_head tx_queue; /* PDUs currently being TX DMAed*/87wait_queue_head_t tx_wait; /* for close */88int tx_bw; /* remaining bandwidth */89u32 dma[TX_DMA_BUF*2]; /* DMA request scratch area */90struct eni_zero { /* aligned "magic" zeroes */91u32 *addr;92dma_addr_t dma;93} zero;94int tx_mult; /* buffer size multiplier (percent) */95/*-------------------------------- RX part */96u32 serv_read; /* host service read index */97struct atm_vcc *fast,*last_fast;/* queues of VCCs with pending PDUs */98struct atm_vcc *slow,*last_slow;99struct atm_vcc **rx_map; /* for fast lookups */100struct sk_buff_head rx_queue; /* PDUs currently being RX-DMAed */101wait_queue_head_t rx_wait; /* for close */102int rx_mult; /* buffer size multiplier (percent) */103/*-------------------------------- statistics */104unsigned long lost; /* number of lost cells (RX) */105/*-------------------------------- memory management */106unsigned long base_diff; /* virtual-real base address */107int free_len; /* free list length */108struct eni_free *free_list; /* free list */109int free_list_size; /* maximum size of free list */110/*-------------------------------- ENI links */111struct atm_dev *more; /* other ENI devices */112/*-------------------------------- general information */113int mem; /* RAM on board (in bytes) */114int asic; /* PCI interface type, 0 for FPGA */115unsigned int irq; /* IRQ */116struct pci_dev *pci_dev; /* PCI stuff */117};118119120#define ENI_DEV(d) ((struct eni_dev *) (d)->dev_data)121#define ENI_VCC(d) ((struct eni_vcc *) (d)->dev_data)122123124struct eni_skb_prv {125struct atm_skb_data _; /* reserved */126unsigned long pos; /* position of next descriptor */127int size; /* PDU size in reassembly buffer */128dma_addr_t paddr; /* DMA handle */129};130131#define ENI_PRV_SIZE(skb) (((struct eni_skb_prv *) (skb)->cb)->size)132#define ENI_PRV_POS(skb) (((struct eni_skb_prv *) (skb)->cb)->pos)133#define ENI_PRV_PADDR(skb) (((struct eni_skb_prv *) (skb)->cb)->paddr)134135#endif136137138