Path: blob/master/drivers/crypto/inside-secure/safexcel.h
26285 views
/* SPDX-License-Identifier: GPL-2.0 */1/*2* Copyright (C) 2017 Marvell3*4* Antoine Tenart <[email protected]>5*/67#ifndef __SAFEXCEL_H__8#define __SAFEXCEL_H__910#include <crypto/aead.h>11#include <crypto/algapi.h>12#include <crypto/internal/hash.h>13#include <crypto/sha1.h>14#include <crypto/sha2.h>15#include <crypto/sha3.h>16#include <crypto/skcipher.h>17#include <linux/types.h>1819#define EIP197_HIA_VERSION_BE 0xca3520#define EIP197_HIA_VERSION_LE 0x35ca21#define EIP97_VERSION_LE 0x9e6122#define EIP196_VERSION_LE 0x3bc423#define EIP197_VERSION_LE 0x3ac524#define EIP96_VERSION_LE 0x9f6025#define EIP201_VERSION_LE 0x36c926#define EIP206_VERSION_LE 0x31ce27#define EIP207_VERSION_LE 0x30cf28#define EIP197_REG_LO16(reg) (reg & 0xffff)29#define EIP197_REG_HI16(reg) ((reg >> 16) & 0xffff)30#define EIP197_VERSION_MASK(reg) ((reg >> 16) & 0xfff)31#define EIP197_VERSION_SWAP(reg) (((reg & 0xf0) << 4) | \32((reg >> 4) & 0xf0) | \33((reg >> 12) & 0xf))3435/* EIP197 HIA OPTIONS ENCODING */36#define EIP197_HIA_OPT_HAS_PE_ARB BIT(29)3738/* EIP206 OPTIONS ENCODING */39#define EIP206_OPT_ICE_TYPE(n) ((n>>8)&3)40#define EIP206_OPT_OCE_TYPE(n) ((n>>10)&3)4142/* EIP197 OPTIONS ENCODING */43#define EIP197_OPT_HAS_TRC BIT(31)4445/* Static configuration */46#define EIP197_DEFAULT_RING_SIZE 40047#define EIP197_EMB_TOKENS 4 /* Pad CD to 16 dwords */48#define EIP197_MAX_TOKENS 1649#define EIP197_MAX_RINGS 450#define EIP197_FETCH_DEPTH 251#define EIP197_MAX_BATCH_SZ 6452#define EIP197_MAX_RING_AIC 145354#define EIP197_GFP_FLAGS(base) ((base).flags & CRYPTO_TFM_REQ_MAY_SLEEP ? \55GFP_KERNEL : GFP_ATOMIC)5657/* Custom on-stack requests (for invalidation) */58#define EIP197_SKCIPHER_REQ_SIZE sizeof(struct skcipher_request) + \59sizeof(struct safexcel_cipher_req)60#define EIP197_AHASH_REQ_SIZE sizeof(struct ahash_request) + \61sizeof(struct safexcel_ahash_req)62#define EIP197_AEAD_REQ_SIZE sizeof(struct aead_request) + \63sizeof(struct safexcel_cipher_req)64#define EIP197_REQUEST_ON_STACK(name, type, size) \65char __##name##_desc[size] CRYPTO_MINALIGN_ATTR; \66struct type##_request *name = (void *)__##name##_desc6768/* Xilinx dev board base offsets */69#define EIP197_XLX_GPIO_BASE 0x20000070#define EIP197_XLX_IRQ_BLOCK_ID_ADDR 0x200071#define EIP197_XLX_IRQ_BLOCK_ID_VALUE 0x1fc272#define EIP197_XLX_USER_INT_ENB_MSK 0x200473#define EIP197_XLX_USER_INT_ENB_SET 0x200874#define EIP197_XLX_USER_INT_ENB_CLEAR 0x200c75#define EIP197_XLX_USER_INT_BLOCK 0x204076#define EIP197_XLX_USER_INT_PEND 0x204877#define EIP197_XLX_USER_VECT_LUT0_ADDR 0x208078#define EIP197_XLX_USER_VECT_LUT0_IDENT 0x0302010079#define EIP197_XLX_USER_VECT_LUT1_ADDR 0x208480#define EIP197_XLX_USER_VECT_LUT1_IDENT 0x0706050481#define EIP197_XLX_USER_VECT_LUT2_ADDR 0x208882#define EIP197_XLX_USER_VECT_LUT2_IDENT 0x0b0a090883#define EIP197_XLX_USER_VECT_LUT3_ADDR 0x208c84#define EIP197_XLX_USER_VECT_LUT3_IDENT 0x0f0e0d0c8586/* Helper defines for probe function */87#define EIP197_IRQ_NUMBER(i, is_pci) (i + is_pci)8889/* Register base offsets */90#define EIP197_HIA_AIC(priv) ((priv)->base + (priv)->offsets.hia_aic)91#define EIP197_HIA_AIC_G(priv) ((priv)->base + (priv)->offsets.hia_aic_g)92#define EIP197_HIA_AIC_R(priv) ((priv)->base + (priv)->offsets.hia_aic_r)93#define EIP197_HIA_AIC_xDR(priv) ((priv)->base + (priv)->offsets.hia_aic_xdr)94#define EIP197_HIA_DFE(priv) ((priv)->base + (priv)->offsets.hia_dfe)95#define EIP197_HIA_DFE_THR(priv) ((priv)->base + (priv)->offsets.hia_dfe_thr)96#define EIP197_HIA_DSE(priv) ((priv)->base + (priv)->offsets.hia_dse)97#define EIP197_HIA_DSE_THR(priv) ((priv)->base + (priv)->offsets.hia_dse_thr)98#define EIP197_HIA_GEN_CFG(priv) ((priv)->base + (priv)->offsets.hia_gen_cfg)99#define EIP197_PE(priv) ((priv)->base + (priv)->offsets.pe)100#define EIP197_GLOBAL(priv) ((priv)->base + (priv)->offsets.global)101102/* EIP197 base offsets */103#define EIP197_HIA_AIC_BASE 0x90000104#define EIP197_HIA_AIC_G_BASE 0x90000105#define EIP197_HIA_AIC_R_BASE 0x90800106#define EIP197_HIA_AIC_xDR_BASE 0x80000107#define EIP197_HIA_DFE_BASE 0x8c000108#define EIP197_HIA_DFE_THR_BASE 0x8c040109#define EIP197_HIA_DSE_BASE 0x8d000110#define EIP197_HIA_DSE_THR_BASE 0x8d040111#define EIP197_HIA_GEN_CFG_BASE 0xf0000112#define EIP197_PE_BASE 0xa0000113#define EIP197_GLOBAL_BASE 0xf0000114115/* EIP97 base offsets */116#define EIP97_HIA_AIC_BASE 0x0117#define EIP97_HIA_AIC_G_BASE 0x0118#define EIP97_HIA_AIC_R_BASE 0x0119#define EIP97_HIA_AIC_xDR_BASE 0x0120#define EIP97_HIA_DFE_BASE 0xf000121#define EIP97_HIA_DFE_THR_BASE 0xf200122#define EIP97_HIA_DSE_BASE 0xf400123#define EIP97_HIA_DSE_THR_BASE 0xf600124#define EIP97_HIA_GEN_CFG_BASE 0x10000125#define EIP97_PE_BASE 0x10000126#define EIP97_GLOBAL_BASE 0x10000127128/* CDR/RDR register offsets */129#define EIP197_HIA_xDR_OFF(priv, r) (EIP197_HIA_AIC_xDR(priv) + (r) * 0x1000)130#define EIP197_HIA_CDR(priv, r) (EIP197_HIA_xDR_OFF(priv, r))131#define EIP197_HIA_RDR(priv, r) (EIP197_HIA_xDR_OFF(priv, r) + 0x800)132#define EIP197_HIA_xDR_RING_BASE_ADDR_LO 0x0000133#define EIP197_HIA_xDR_RING_BASE_ADDR_HI 0x0004134#define EIP197_HIA_xDR_RING_SIZE 0x0018135#define EIP197_HIA_xDR_DESC_SIZE 0x001c136#define EIP197_HIA_xDR_CFG 0x0020137#define EIP197_HIA_xDR_DMA_CFG 0x0024138#define EIP197_HIA_xDR_THRESH 0x0028139#define EIP197_HIA_xDR_PREP_COUNT 0x002c140#define EIP197_HIA_xDR_PROC_COUNT 0x0030141#define EIP197_HIA_xDR_PREP_PNTR 0x0034142#define EIP197_HIA_xDR_PROC_PNTR 0x0038143#define EIP197_HIA_xDR_STAT 0x003c144145/* register offsets */146#define EIP197_HIA_DFE_CFG(n) (0x0000 + (128 * (n)))147#define EIP197_HIA_DFE_THR_CTRL(n) (0x0000 + (128 * (n)))148#define EIP197_HIA_DFE_THR_STAT(n) (0x0004 + (128 * (n)))149#define EIP197_HIA_DSE_CFG(n) (0x0000 + (128 * (n)))150#define EIP197_HIA_DSE_THR_CTRL(n) (0x0000 + (128 * (n)))151#define EIP197_HIA_DSE_THR_STAT(n) (0x0004 + (128 * (n)))152#define EIP197_HIA_RA_PE_CTRL(n) (0x0010 + (8 * (n)))153#define EIP197_HIA_RA_PE_STAT 0x0014154#define EIP197_HIA_AIC_R_OFF(r) ((r) * 0x1000)155#define EIP197_HIA_AIC_R_ENABLE_CTRL(r) (0xe008 - EIP197_HIA_AIC_R_OFF(r))156#define EIP197_HIA_AIC_R_ENABLED_STAT(r) (0xe010 - EIP197_HIA_AIC_R_OFF(r))157#define EIP197_HIA_AIC_R_ACK(r) (0xe010 - EIP197_HIA_AIC_R_OFF(r))158#define EIP197_HIA_AIC_R_ENABLE_CLR(r) (0xe014 - EIP197_HIA_AIC_R_OFF(r))159#define EIP197_HIA_AIC_R_VERSION(r) (0xe01c - EIP197_HIA_AIC_R_OFF(r))160#define EIP197_HIA_AIC_G_ENABLE_CTRL 0xf808161#define EIP197_HIA_AIC_G_ENABLED_STAT 0xf810162#define EIP197_HIA_AIC_G_ACK 0xf810163#define EIP197_HIA_MST_CTRL 0xfff4164#define EIP197_HIA_OPTIONS 0xfff8165#define EIP197_HIA_VERSION 0xfffc166#define EIP197_PE_IN_DBUF_THRES(n) (0x0000 + (0x2000 * (n)))167#define EIP197_PE_IN_TBUF_THRES(n) (0x0100 + (0x2000 * (n)))168#define EIP197_PE_ICE_SCRATCH_RAM(n) (0x0800 + (0x2000 * (n)))169#define EIP197_PE_ICE_PUE_CTRL(n) (0x0c80 + (0x2000 * (n)))170#define EIP197_PE_ICE_PUTF_CTRL(n) (0x0d00 + (0x2000 * (n)))171#define EIP197_PE_ICE_SCRATCH_CTRL(n) (0x0d04 + (0x2000 * (n)))172#define EIP197_PE_ICE_FPP_CTRL(n) (0x0d80 + (0x2000 * (n)))173#define EIP197_PE_ICE_PPTF_CTRL(n) (0x0e00 + (0x2000 * (n)))174#define EIP197_PE_ICE_RAM_CTRL(n) (0x0ff0 + (0x2000 * (n)))175#define EIP197_PE_ICE_VERSION(n) (0x0ffc + (0x2000 * (n)))176#define EIP197_PE_EIP96_TOKEN_CTRL(n) (0x1000 + (0x2000 * (n)))177#define EIP197_PE_EIP96_FUNCTION_EN(n) (0x1004 + (0x2000 * (n)))178#define EIP197_PE_EIP96_CONTEXT_CTRL(n) (0x1008 + (0x2000 * (n)))179#define EIP197_PE_EIP96_CONTEXT_STAT(n) (0x100c + (0x2000 * (n)))180#define EIP197_PE_EIP96_TOKEN_CTRL2(n) (0x102c + (0x2000 * (n)))181#define EIP197_PE_EIP96_FUNCTION2_EN(n) (0x1030 + (0x2000 * (n)))182#define EIP197_PE_EIP96_OPTIONS(n) (0x13f8 + (0x2000 * (n)))183#define EIP197_PE_EIP96_VERSION(n) (0x13fc + (0x2000 * (n)))184#define EIP197_PE_OCE_VERSION(n) (0x1bfc + (0x2000 * (n)))185#define EIP197_PE_OUT_DBUF_THRES(n) (0x1c00 + (0x2000 * (n)))186#define EIP197_PE_OUT_TBUF_THRES(n) (0x1d00 + (0x2000 * (n)))187#define EIP197_PE_PSE_VERSION(n) (0x1efc + (0x2000 * (n)))188#define EIP197_PE_DEBUG(n) (0x1ff4 + (0x2000 * (n)))189#define EIP197_PE_OPTIONS(n) (0x1ff8 + (0x2000 * (n)))190#define EIP197_PE_VERSION(n) (0x1ffc + (0x2000 * (n)))191#define EIP197_MST_CTRL 0xfff4192#define EIP197_OPTIONS 0xfff8193#define EIP197_VERSION 0xfffc194195/* EIP197-specific registers, no indirection */196#define EIP197_CLASSIFICATION_RAMS 0xe0000197#define EIP197_TRC_CTRL 0xf0800198#define EIP197_TRC_LASTRES 0xf0804199#define EIP197_TRC_REGINDEX 0xf0808200#define EIP197_TRC_PARAMS 0xf0820201#define EIP197_TRC_FREECHAIN 0xf0824202#define EIP197_TRC_PARAMS2 0xf0828203#define EIP197_TRC_ECCCTRL 0xf0830204#define EIP197_TRC_ECCSTAT 0xf0834205#define EIP197_TRC_ECCADMINSTAT 0xf0838206#define EIP197_TRC_ECCDATASTAT 0xf083c207#define EIP197_TRC_ECCDATA 0xf0840208#define EIP197_STRC_CONFIG 0xf43f0209#define EIP197_FLUE_CACHEBASE_LO(n) (0xf6000 + (32 * (n)))210#define EIP197_FLUE_CACHEBASE_HI(n) (0xf6004 + (32 * (n)))211#define EIP197_FLUE_CONFIG(n) (0xf6010 + (32 * (n)))212#define EIP197_FLUE_OFFSETS 0xf6808213#define EIP197_FLUE_ARC4_OFFSET 0xf680c214#define EIP197_FLUE_IFC_LUT(n) (0xf6820 + (4 * (n)))215#define EIP197_CS_RAM_CTRL 0xf7ff0216217/* EIP197_HIA_xDR_DESC_SIZE */218#define EIP197_xDR_DESC_MODE_64BIT BIT(31)219#define EIP197_CDR_DESC_MODE_ADCP BIT(30)220221/* EIP197_HIA_xDR_DMA_CFG */222#define EIP197_HIA_xDR_WR_RES_BUF BIT(22)223#define EIP197_HIA_xDR_WR_CTRL_BUF BIT(23)224#define EIP197_HIA_xDR_WR_OWN_BUF BIT(24)225#define EIP197_HIA_xDR_CFG_WR_CACHE(n) (((n) & 0x7) << 25)226#define EIP197_HIA_xDR_CFG_RD_CACHE(n) (((n) & 0x7) << 29)227228/* EIP197_HIA_CDR_THRESH */229#define EIP197_HIA_CDR_THRESH_PROC_PKT(n) (n)230#define EIP197_HIA_CDR_THRESH_PROC_MODE BIT(22)231#define EIP197_HIA_CDR_THRESH_PKT_MODE BIT(23)232#define EIP197_HIA_CDR_THRESH_TIMEOUT(n) ((n) << 24) /* x256 clk cycles */233234/* EIP197_HIA_RDR_THRESH */235#define EIP197_HIA_RDR_THRESH_PROC_PKT(n) (n)236#define EIP197_HIA_RDR_THRESH_PKT_MODE BIT(23)237#define EIP197_HIA_RDR_THRESH_TIMEOUT(n) ((n) << 24) /* x256 clk cycles */238239/* EIP197_HIA_xDR_PREP_COUNT */240#define EIP197_xDR_PREP_CLR_COUNT BIT(31)241242/* EIP197_HIA_xDR_PROC_COUNT */243#define EIP197_xDR_PROC_xD_PKT_OFFSET 24244#define EIP197_xDR_PROC_xD_PKT_MASK GENMASK(6, 0)245#define EIP197_xDR_PROC_xD_PKT(n) ((n) << 24)246#define EIP197_xDR_PROC_CLR_COUNT BIT(31)247248/* EIP197_HIA_xDR_STAT */249#define EIP197_xDR_DMA_ERR BIT(0)250#define EIP197_xDR_PREP_CMD_THRES BIT(1)251#define EIP197_xDR_ERR BIT(2)252#define EIP197_xDR_THRESH BIT(4)253#define EIP197_xDR_TIMEOUT BIT(5)254255#define EIP197_HIA_RA_PE_CTRL_RESET BIT(31)256#define EIP197_HIA_RA_PE_CTRL_EN BIT(30)257258/* EIP197_HIA_OPTIONS */259#define EIP197_N_RINGS_OFFSET 0260#define EIP197_N_RINGS_MASK GENMASK(3, 0)261#define EIP197_N_PES_OFFSET 4262#define EIP197_N_PES_MASK GENMASK(4, 0)263#define EIP97_N_PES_MASK GENMASK(2, 0)264#define EIP197_HWDATAW_OFFSET 25265#define EIP197_HWDATAW_MASK GENMASK(3, 0)266#define EIP97_HWDATAW_MASK GENMASK(2, 0)267#define EIP197_CFSIZE_OFFSET 9268#define EIP197_CFSIZE_ADJUST 4269#define EIP97_CFSIZE_OFFSET 8270#define EIP197_CFSIZE_MASK GENMASK(2, 0)271#define EIP97_CFSIZE_MASK GENMASK(3, 0)272#define EIP197_RFSIZE_OFFSET 12273#define EIP197_RFSIZE_ADJUST 4274#define EIP97_RFSIZE_OFFSET 12275#define EIP197_RFSIZE_MASK GENMASK(2, 0)276#define EIP97_RFSIZE_MASK GENMASK(3, 0)277278/* EIP197_HIA_AIC_R_ENABLE_CTRL */279#define EIP197_CDR_IRQ(n) BIT((n) * 2)280#define EIP197_RDR_IRQ(n) BIT((n) * 2 + 1)281282/* EIP197_HIA_DFE/DSE_CFG */283#define EIP197_HIA_DxE_CFG_MIN_DATA_SIZE(n) ((n) << 0)284#define EIP197_HIA_DxE_CFG_DATA_CACHE_CTRL(n) (((n) & 0x7) << 4)285#define EIP197_HIA_DxE_CFG_MAX_DATA_SIZE(n) ((n) << 8)286#define EIP197_HIA_DSE_CFG_ALWAYS_BUFFERABLE GENMASK(15, 14)287#define EIP197_HIA_DxE_CFG_MIN_CTRL_SIZE(n) ((n) << 16)288#define EIP197_HIA_DxE_CFG_CTRL_CACHE_CTRL(n) (((n) & 0x7) << 20)289#define EIP197_HIA_DxE_CFG_MAX_CTRL_SIZE(n) ((n) << 24)290#define EIP197_HIA_DFE_CFG_DIS_DEBUG GENMASK(31, 29)291#define EIP197_HIA_DSE_CFG_EN_SINGLE_WR BIT(29)292#define EIP197_HIA_DSE_CFG_DIS_DEBUG GENMASK(31, 30)293294/* EIP197_HIA_DFE/DSE_THR_CTRL */295#define EIP197_DxE_THR_CTRL_EN BIT(30)296#define EIP197_DxE_THR_CTRL_RESET_PE BIT(31)297298/* EIP197_PE_ICE_PUE/FPP_CTRL */299#define EIP197_PE_ICE_UENG_START_OFFSET(n) ((n) << 16)300#define EIP197_PE_ICE_UENG_INIT_ALIGN_MASK 0x7ff0301#define EIP197_PE_ICE_UENG_DEBUG_RESET BIT(3)302303/* EIP197_HIA_AIC_G_ENABLED_STAT */304#define EIP197_G_IRQ_DFE(n) BIT((n) << 1)305#define EIP197_G_IRQ_DSE(n) BIT(((n) << 1) + 1)306#define EIP197_G_IRQ_RING BIT(16)307#define EIP197_G_IRQ_PE(n) BIT((n) + 20)308309/* EIP197_HIA_MST_CTRL */310#define RD_CACHE_3BITS 0x5311#define WR_CACHE_3BITS 0x3312#define RD_CACHE_4BITS (RD_CACHE_3BITS << 1 | BIT(0))313#define WR_CACHE_4BITS (WR_CACHE_3BITS << 1 | BIT(0))314#define EIP197_MST_CTRL_RD_CACHE(n) (((n) & 0xf) << 0)315#define EIP197_MST_CTRL_WD_CACHE(n) (((n) & 0xf) << 4)316#define EIP197_MST_CTRL_TX_MAX_CMD(n) (((n) & 0xf) << 20)317#define EIP197_MST_CTRL_BYTE_SWAP BIT(24)318#define EIP197_MST_CTRL_NO_BYTE_SWAP BIT(25)319#define EIP197_MST_CTRL_BYTE_SWAP_BITS GENMASK(25, 24)320321/* EIP197_PE_IN_DBUF/TBUF_THRES */322#define EIP197_PE_IN_xBUF_THRES_MIN(n) ((n) << 8)323#define EIP197_PE_IN_xBUF_THRES_MAX(n) ((n) << 12)324325/* EIP197_PE_OUT_DBUF_THRES */326#define EIP197_PE_OUT_DBUF_THRES_MIN(n) ((n) << 0)327#define EIP197_PE_OUT_DBUF_THRES_MAX(n) ((n) << 4)328329/* EIP197_PE_ICE_SCRATCH_CTRL */330#define EIP197_PE_ICE_SCRATCH_CTRL_CHANGE_TIMER BIT(2)331#define EIP197_PE_ICE_SCRATCH_CTRL_TIMER_EN BIT(3)332#define EIP197_PE_ICE_SCRATCH_CTRL_CHANGE_ACCESS BIT(24)333#define EIP197_PE_ICE_SCRATCH_CTRL_SCRATCH_ACCESS BIT(25)334335/* EIP197_PE_ICE_SCRATCH_RAM */336#define EIP197_NUM_OF_SCRATCH_BLOCKS 32337338/* EIP197_PE_ICE_PUE/FPP_CTRL */339#define EIP197_PE_ICE_x_CTRL_SW_RESET BIT(0)340#define EIP197_PE_ICE_x_CTRL_CLR_ECC_NON_CORR BIT(14)341#define EIP197_PE_ICE_x_CTRL_CLR_ECC_CORR BIT(15)342343/* EIP197_PE_ICE_RAM_CTRL */344#define EIP197_PE_ICE_RAM_CTRL_PUE_PROG_EN BIT(0)345#define EIP197_PE_ICE_RAM_CTRL_FPP_PROG_EN BIT(1)346347/* EIP197_PE_EIP96_TOKEN_CTRL */348#define EIP197_PE_EIP96_TOKEN_CTRL_CTX_UPDATES BIT(16)349#define EIP197_PE_EIP96_TOKEN_CTRL_NO_TOKEN_WAIT BIT(17)350#define EIP197_PE_EIP96_TOKEN_CTRL_ENABLE_TIMEOUT BIT(22)351352/* EIP197_PE_EIP96_FUNCTION_EN */353#define EIP197_FUNCTION_ALL 0xffffffff354355/* EIP197_PE_EIP96_CONTEXT_CTRL */356#define EIP197_CONTEXT_SIZE(n) (n)357#define EIP197_ADDRESS_MODE BIT(8)358#define EIP197_CONTROL_MODE BIT(9)359360/* EIP197_PE_EIP96_TOKEN_CTRL2 */361#define EIP197_PE_EIP96_TOKEN_CTRL2_CTX_DONE BIT(3)362363/* EIP197_PE_DEBUG */364#define EIP197_DEBUG_OCE_BYPASS BIT(1)365366/* EIP197_STRC_CONFIG */367#define EIP197_STRC_CONFIG_INIT BIT(31)368#define EIP197_STRC_CONFIG_LARGE_REC(s) (s<<8)369#define EIP197_STRC_CONFIG_SMALL_REC(s) (s<<0)370371/* EIP197_FLUE_CONFIG */372#define EIP197_FLUE_CONFIG_MAGIC 0xc7000004373374/* Context Control */375struct safexcel_context_record {376__le32 control0;377__le32 control1;378379__le32 data[40];380} __packed;381382/* control0 */383#define CONTEXT_CONTROL_TYPE_NULL_OUT 0x0384#define CONTEXT_CONTROL_TYPE_NULL_IN 0x1385#define CONTEXT_CONTROL_TYPE_HASH_OUT 0x2386#define CONTEXT_CONTROL_TYPE_HASH_IN 0x3387#define CONTEXT_CONTROL_TYPE_CRYPTO_OUT 0x4388#define CONTEXT_CONTROL_TYPE_CRYPTO_IN 0x5389#define CONTEXT_CONTROL_TYPE_ENCRYPT_HASH_OUT 0x6390#define CONTEXT_CONTROL_TYPE_DECRYPT_HASH_IN 0x7391#define CONTEXT_CONTROL_TYPE_HASH_ENCRYPT_OUT 0xe392#define CONTEXT_CONTROL_TYPE_HASH_DECRYPT_IN 0xf393#define CONTEXT_CONTROL_RESTART_HASH BIT(4)394#define CONTEXT_CONTROL_NO_FINISH_HASH BIT(5)395#define CONTEXT_CONTROL_SIZE(n) ((n) << 8)396#define CONTEXT_CONTROL_KEY_EN BIT(16)397#define CONTEXT_CONTROL_CRYPTO_ALG_DES (0x0 << 17)398#define CONTEXT_CONTROL_CRYPTO_ALG_3DES (0x2 << 17)399#define CONTEXT_CONTROL_CRYPTO_ALG_AES128 (0x5 << 17)400#define CONTEXT_CONTROL_CRYPTO_ALG_AES192 (0x6 << 17)401#define CONTEXT_CONTROL_CRYPTO_ALG_AES256 (0x7 << 17)402#define CONTEXT_CONTROL_CRYPTO_ALG_CHACHA20 (0x8 << 17)403#define CONTEXT_CONTROL_CRYPTO_ALG_SM4 (0xd << 17)404#define CONTEXT_CONTROL_DIGEST_INITIAL (0x0 << 21)405#define CONTEXT_CONTROL_DIGEST_PRECOMPUTED (0x1 << 21)406#define CONTEXT_CONTROL_DIGEST_XCM (0x2 << 21)407#define CONTEXT_CONTROL_DIGEST_HMAC (0x3 << 21)408#define CONTEXT_CONTROL_CRYPTO_ALG_MD5 (0x0 << 23)409#define CONTEXT_CONTROL_CRYPTO_ALG_CRC32 (0x0 << 23)410#define CONTEXT_CONTROL_CRYPTO_ALG_SHA1 (0x2 << 23)411#define CONTEXT_CONTROL_CRYPTO_ALG_SHA224 (0x4 << 23)412#define CONTEXT_CONTROL_CRYPTO_ALG_SHA256 (0x3 << 23)413#define CONTEXT_CONTROL_CRYPTO_ALG_SHA384 (0x6 << 23)414#define CONTEXT_CONTROL_CRYPTO_ALG_SHA512 (0x5 << 23)415#define CONTEXT_CONTROL_CRYPTO_ALG_GHASH (0x4 << 23)416#define CONTEXT_CONTROL_CRYPTO_ALG_XCBC128 (0x1 << 23)417#define CONTEXT_CONTROL_CRYPTO_ALG_XCBC192 (0x2 << 23)418#define CONTEXT_CONTROL_CRYPTO_ALG_XCBC256 (0x3 << 23)419#define CONTEXT_CONTROL_CRYPTO_ALG_SM3 (0x7 << 23)420#define CONTEXT_CONTROL_CRYPTO_ALG_SHA3_256 (0xb << 23)421#define CONTEXT_CONTROL_CRYPTO_ALG_SHA3_224 (0xc << 23)422#define CONTEXT_CONTROL_CRYPTO_ALG_SHA3_512 (0xd << 23)423#define CONTEXT_CONTROL_CRYPTO_ALG_SHA3_384 (0xe << 23)424#define CONTEXT_CONTROL_CRYPTO_ALG_POLY1305 (0xf << 23)425#define CONTEXT_CONTROL_INV_FR (0x5 << 24)426#define CONTEXT_CONTROL_INV_TR (0x6 << 24)427428/* control1 */429#define CONTEXT_CONTROL_CRYPTO_MODE_ECB (0 << 0)430#define CONTEXT_CONTROL_CRYPTO_MODE_CBC (1 << 0)431#define CONTEXT_CONTROL_CHACHA20_MODE_256_32 (2 << 0)432#define CONTEXT_CONTROL_CRYPTO_MODE_OFB (4 << 0)433#define CONTEXT_CONTROL_CRYPTO_MODE_CFB (5 << 0)434#define CONTEXT_CONTROL_CRYPTO_MODE_CTR_LOAD (6 << 0)435#define CONTEXT_CONTROL_CRYPTO_MODE_XTS (7 << 0)436#define CONTEXT_CONTROL_CRYPTO_MODE_XCM ((6 << 0) | BIT(17))437#define CONTEXT_CONTROL_CHACHA20_MODE_CALC_OTK (12 << 0)438#define CONTEXT_CONTROL_IV0 BIT(5)439#define CONTEXT_CONTROL_IV1 BIT(6)440#define CONTEXT_CONTROL_IV2 BIT(7)441#define CONTEXT_CONTROL_IV3 BIT(8)442#define CONTEXT_CONTROL_DIGEST_CNT BIT(9)443#define CONTEXT_CONTROL_COUNTER_MODE BIT(10)444#define CONTEXT_CONTROL_CRYPTO_STORE BIT(12)445#define CONTEXT_CONTROL_HASH_STORE BIT(19)446447#define EIP197_XCM_MODE_GCM 1448#define EIP197_XCM_MODE_CCM 2449450#define EIP197_AEAD_TYPE_IPSEC_ESP 2451#define EIP197_AEAD_TYPE_IPSEC_ESP_GMAC 3452#define EIP197_AEAD_IPSEC_IV_SIZE 8453#define EIP197_AEAD_IPSEC_NONCE_SIZE 4454#define EIP197_AEAD_IPSEC_COUNTER_SIZE 4455#define EIP197_AEAD_IPSEC_CCM_NONCE_SIZE 3456457/* The hash counter given to the engine in the context has a granularity of458* 64 bits.459*/460#define EIP197_COUNTER_BLOCK_SIZE 64461462/* EIP197_CS_RAM_CTRL */463#define EIP197_TRC_ENABLE_0 BIT(4)464#define EIP197_TRC_ENABLE_1 BIT(5)465#define EIP197_TRC_ENABLE_2 BIT(6)466#define EIP197_TRC_ENABLE_MASK GENMASK(6, 4)467#define EIP197_CS_BANKSEL_MASK GENMASK(14, 12)468#define EIP197_CS_BANKSEL_OFS 12469470/* EIP197_TRC_PARAMS */471#define EIP197_TRC_PARAMS_SW_RESET BIT(0)472#define EIP197_TRC_PARAMS_DATA_ACCESS BIT(2)473#define EIP197_TRC_PARAMS_HTABLE_SZ(x) ((x) << 4)474#define EIP197_TRC_PARAMS_BLK_TIMER_SPEED(x) ((x) << 10)475#define EIP197_TRC_PARAMS_RC_SZ_LARGE(n) ((n) << 18)476477/* EIP197_TRC_FREECHAIN */478#define EIP197_TRC_FREECHAIN_HEAD_PTR(p) (p)479#define EIP197_TRC_FREECHAIN_TAIL_PTR(p) ((p) << 16)480481/* EIP197_TRC_PARAMS2 */482#define EIP197_TRC_PARAMS2_HTABLE_PTR(p) (p)483#define EIP197_TRC_PARAMS2_RC_SZ_SMALL(n) ((n) << 18)484485/* Cache helpers */486#define EIP197_MIN_DSIZE 1024487#define EIP197_MIN_ASIZE 8488#define EIP197_CS_TRC_REC_WC 64489#define EIP197_CS_RC_SIZE (4 * sizeof(u32))490#define EIP197_CS_RC_NEXT(x) (x)491#define EIP197_CS_RC_PREV(x) ((x) << 10)492#define EIP197_RC_NULL 0x3ff493494/* Result data */495struct result_data_desc {496u32 packet_length:17;497u32 error_code:15;498499u32 bypass_length:4;500u32 e15:1;501u32 rsvd0:16;502u32 hash_bytes:1;503u32 hash_length:6;504u32 generic_bytes:1;505u32 checksum:1;506u32 next_header:1;507u32 length:1;508509u16 application_id;510u16 rsvd1;511512u32 rsvd2[5];513} __packed;514515516/* Basic Result Descriptor format */517struct safexcel_result_desc {518u32 particle_size:17;519u8 rsvd0:3;520u8 descriptor_overflow:1;521u8 buffer_overflow:1;522u8 last_seg:1;523u8 first_seg:1;524u16 result_size:8;525526u32 rsvd1;527528u32 data_lo;529u32 data_hi;530} __packed;531532/*533* The EIP(1)97 only needs to fetch the descriptor part of534* the result descriptor, not the result token part!535*/536#define EIP197_RD64_FETCH_SIZE (sizeof(struct safexcel_result_desc) /\537sizeof(u32))538#define EIP197_RD64_RESULT_SIZE (sizeof(struct result_data_desc) /\539sizeof(u32))540541struct safexcel_token {542u32 packet_length:17;543u8 stat:2;544u16 instructions:9;545u8 opcode:4;546} __packed;547548#define EIP197_TOKEN_HASH_RESULT_VERIFY BIT(16)549550#define EIP197_TOKEN_CTX_OFFSET(x) (x)551#define EIP197_TOKEN_DIRECTION_EXTERNAL BIT(11)552#define EIP197_TOKEN_EXEC_IF_SUCCESSFUL (0x1 << 12)553554#define EIP197_TOKEN_STAT_LAST_HASH BIT(0)555#define EIP197_TOKEN_STAT_LAST_PACKET BIT(1)556#define EIP197_TOKEN_OPCODE_DIRECTION 0x0557#define EIP197_TOKEN_OPCODE_INSERT 0x2558#define EIP197_TOKEN_OPCODE_NOOP EIP197_TOKEN_OPCODE_INSERT559#define EIP197_TOKEN_OPCODE_RETRIEVE 0x4560#define EIP197_TOKEN_OPCODE_INSERT_REMRES 0xa561#define EIP197_TOKEN_OPCODE_VERIFY 0xd562#define EIP197_TOKEN_OPCODE_CTX_ACCESS 0xe563#define EIP197_TOKEN_OPCODE_BYPASS GENMASK(3, 0)564565static inline void eip197_noop_token(struct safexcel_token *token)566{567token->opcode = EIP197_TOKEN_OPCODE_NOOP;568token->packet_length = BIT(2);569token->stat = 0;570token->instructions = 0;571}572573/* Instructions */574#define EIP197_TOKEN_INS_INSERT_HASH_DIGEST 0x1c575#define EIP197_TOKEN_INS_ORIGIN_IV0 0x14576#define EIP197_TOKEN_INS_ORIGIN_TOKEN 0x1b577#define EIP197_TOKEN_INS_ORIGIN_LEN(x) ((x) << 5)578#define EIP197_TOKEN_INS_TYPE_OUTPUT BIT(5)579#define EIP197_TOKEN_INS_TYPE_HASH BIT(6)580#define EIP197_TOKEN_INS_TYPE_CRYPTO BIT(7)581#define EIP197_TOKEN_INS_LAST BIT(8)582583/* Processing Engine Control Data */584struct safexcel_control_data_desc {585u32 packet_length:17;586u16 options:13;587u8 type:2;588589u16 application_id;590u16 rsvd;591592u32 context_lo;593u32 context_hi;594595u32 control0;596u32 control1;597598u32 token[EIP197_EMB_TOKENS];599} __packed;600601#define EIP197_OPTION_MAGIC_VALUE BIT(0)602#define EIP197_OPTION_64BIT_CTX BIT(1)603#define EIP197_OPTION_RC_AUTO (0x2 << 3)604#define EIP197_OPTION_CTX_CTRL_IN_CMD BIT(8)605#define EIP197_OPTION_2_TOKEN_IV_CMD GENMASK(11, 10)606#define EIP197_OPTION_4_TOKEN_IV_CMD GENMASK(11, 9)607608#define EIP197_TYPE_BCLA 0x0609#define EIP197_TYPE_EXTENDED 0x3610#define EIP197_CONTEXT_SMALL 0x2611#define EIP197_CONTEXT_SIZE_MASK 0x3612613/* Basic Command Descriptor format */614struct safexcel_command_desc {615u32 particle_size:17;616u8 rsvd0:5;617u8 last_seg:1;618u8 first_seg:1;619u8 additional_cdata_size:8;620621u32 rsvd1;622623u32 data_lo;624u32 data_hi;625626u32 atok_lo;627u32 atok_hi;628629struct safexcel_control_data_desc control_data;630} __packed;631632#define EIP197_CD64_FETCH_SIZE (sizeof(struct safexcel_command_desc) /\633sizeof(u32))634635/*636* Internal structures & functions637*/638639#define EIP197_FW_TERMINAL_NOPS 2640#define EIP197_FW_START_POLLCNT 16641#define EIP197_FW_PUE_READY 0x14642#define EIP197_FW_FPP_READY 0x18643644enum eip197_fw {645FW_IFPP = 0,646FW_IPUE,647FW_NB648};649650struct safexcel_desc_ring {651void *base;652void *shbase;653void *base_end;654void *shbase_end;655dma_addr_t base_dma;656dma_addr_t shbase_dma;657658/* write and read pointers */659void *write;660void *shwrite;661void *read;662663/* descriptor element offset */664unsigned int offset;665unsigned int shoffset;666};667668enum safexcel_alg_type {669SAFEXCEL_ALG_TYPE_SKCIPHER,670SAFEXCEL_ALG_TYPE_AEAD,671SAFEXCEL_ALG_TYPE_AHASH,672};673674struct safexcel_config {675u32 pes;676u32 rings;677678u32 cd_size;679u32 cd_offset;680u32 cdsh_offset;681682u32 rd_size;683u32 rd_offset;684u32 res_offset;685};686687struct safexcel_work_data {688struct work_struct work;689struct safexcel_crypto_priv *priv;690int ring;691};692693struct safexcel_ring {694spinlock_t lock;695696struct workqueue_struct *workqueue;697struct safexcel_work_data work_data;698699/* command/result rings */700struct safexcel_desc_ring cdr;701struct safexcel_desc_ring rdr;702703/* result ring crypto API request */704struct crypto_async_request **rdr_req;705706/* queue */707struct crypto_queue queue;708spinlock_t queue_lock;709710/* Number of requests in the engine. */711int requests;712713/* The ring is currently handling at least one request */714bool busy;715716/* Store for current requests when bailing out of the dequeueing717* function when no enough resources are available.718*/719struct crypto_async_request *req;720struct crypto_async_request *backlog;721722/* irq of this ring */723int irq;724};725726/* EIP integration context flags */727enum safexcel_eip_version {728/* Platform (EIP integration context) specifier */729EIP97IES_MRVL,730EIP197B_MRVL,731EIP197D_MRVL,732EIP197_DEVBRD,733EIP197C_MXL,734};735736struct safexcel_priv_data {737enum safexcel_eip_version version;738bool fw_little_endian;739};740741/* Priority we use for advertising our algorithms */742#define SAFEXCEL_CRA_PRIORITY 300743744/* SM3 digest result for zero length message */745#define EIP197_SM3_ZEROM_HASH "\x1A\xB2\x1D\x83\x55\xCF\xA1\x7F" \746"\x8E\x61\x19\x48\x31\xE8\x1A\x8F" \747"\x22\xBE\xC8\xC7\x28\xFE\xFB\x74" \748"\x7E\xD0\x35\xEB\x50\x82\xAA\x2B"749750/* EIP algorithm presence flags */751enum safexcel_eip_algorithms {752SAFEXCEL_ALG_BC0 = BIT(5),753SAFEXCEL_ALG_SM4 = BIT(6),754SAFEXCEL_ALG_SM3 = BIT(7),755SAFEXCEL_ALG_CHACHA20 = BIT(8),756SAFEXCEL_ALG_POLY1305 = BIT(9),757SAFEXCEL_SEQMASK_256 = BIT(10),758SAFEXCEL_SEQMASK_384 = BIT(11),759SAFEXCEL_ALG_AES = BIT(12),760SAFEXCEL_ALG_AES_XFB = BIT(13),761SAFEXCEL_ALG_DES = BIT(15),762SAFEXCEL_ALG_DES_XFB = BIT(16),763SAFEXCEL_ALG_ARC4 = BIT(18),764SAFEXCEL_ALG_AES_XTS = BIT(20),765SAFEXCEL_ALG_WIRELESS = BIT(21),766SAFEXCEL_ALG_MD5 = BIT(22),767SAFEXCEL_ALG_SHA1 = BIT(23),768SAFEXCEL_ALG_SHA2_256 = BIT(25),769SAFEXCEL_ALG_SHA2_512 = BIT(26),770SAFEXCEL_ALG_XCBC_MAC = BIT(27),771SAFEXCEL_ALG_CBC_MAC_ALL = BIT(29),772SAFEXCEL_ALG_GHASH = BIT(30),773SAFEXCEL_ALG_SHA3 = BIT(31),774};775776struct safexcel_register_offsets {777u32 hia_aic;778u32 hia_aic_g;779u32 hia_aic_r;780u32 hia_aic_xdr;781u32 hia_dfe;782u32 hia_dfe_thr;783u32 hia_dse;784u32 hia_dse_thr;785u32 hia_gen_cfg;786u32 pe;787u32 global;788};789790enum safexcel_flags {791EIP197_TRC_CACHE = BIT(0),792SAFEXCEL_HW_EIP197 = BIT(1),793EIP197_PE_ARB = BIT(2),794EIP197_ICE = BIT(3),795EIP197_SIMPLE_TRC = BIT(4),796EIP197_OCE = BIT(5),797};798799struct safexcel_hwconfig {800enum safexcel_eip_algorithms algo_flags;801int hwver;802int hiaver;803int ppver;804int icever;805int pever;806int ocever;807int psever;808int hwdataw;809int hwcfsize;810int hwrfsize;811int hwnumpes;812int hwnumrings;813int hwnumraic;814};815816struct safexcel_crypto_priv {817void __iomem *base;818struct device *dev;819struct clk *clk;820struct clk *reg_clk;821struct safexcel_config config;822823struct safexcel_priv_data *data;824struct safexcel_register_offsets offsets;825struct safexcel_hwconfig hwconfig;826u32 flags;827828/* context DMA pool */829struct dma_pool *context_pool;830831atomic_t ring_used;832833struct safexcel_ring *ring;834};835836struct safexcel_context {837int (*send)(struct crypto_async_request *req, int ring,838int *commands, int *results);839int (*handle_result)(struct safexcel_crypto_priv *priv, int ring,840struct crypto_async_request *req, bool *complete,841int *ret);842struct safexcel_context_record *ctxr;843struct safexcel_crypto_priv *priv;844dma_addr_t ctxr_dma;845846union {847__le32 le[SHA3_512_BLOCK_SIZE / 4];848__be32 be[SHA3_512_BLOCK_SIZE / 4];849u32 word[SHA3_512_BLOCK_SIZE / 4];850u8 byte[SHA3_512_BLOCK_SIZE];851} ipad, opad;852853int ring;854bool needs_inv;855bool exit_inv;856};857858#define HASH_CACHE_SIZE SHA512_BLOCK_SIZE859860struct safexcel_ahash_export_state {861u64 len;862u64 processed;863864u32 digest;865866u32 state[SHA512_DIGEST_SIZE / sizeof(u32)];867u8 cache[HASH_CACHE_SIZE];868};869870/*871* Template structure to describe the algorithms in order to register them.872* It also has the purpose to contain our private structure and is actually873* the only way I know in this framework to avoid having global pointers...874*/875struct safexcel_alg_template {876struct safexcel_crypto_priv *priv;877enum safexcel_alg_type type;878enum safexcel_eip_algorithms algo_mask;879union {880struct skcipher_alg skcipher;881struct aead_alg aead;882struct ahash_alg ahash;883} alg;884};885886void safexcel_dequeue(struct safexcel_crypto_priv *priv, int ring);887int safexcel_rdesc_check_errors(struct safexcel_crypto_priv *priv,888void *rdp);889void safexcel_complete(struct safexcel_crypto_priv *priv, int ring);890int safexcel_invalidate_cache(struct crypto_async_request *async,891struct safexcel_crypto_priv *priv,892dma_addr_t ctxr_dma, int ring);893int safexcel_init_ring_descriptors(struct safexcel_crypto_priv *priv,894struct safexcel_desc_ring *cdr,895struct safexcel_desc_ring *rdr);896int safexcel_select_ring(struct safexcel_crypto_priv *priv);897void *safexcel_ring_next_rptr(struct safexcel_crypto_priv *priv,898struct safexcel_desc_ring *ring);899void safexcel_ring_rollback_wptr(struct safexcel_crypto_priv *priv,900struct safexcel_desc_ring *ring);901struct safexcel_command_desc *safexcel_add_cdesc(struct safexcel_crypto_priv *priv,902int ring_id,903bool first, bool last,904dma_addr_t data, u32 len,905u32 full_data_len,906dma_addr_t context,907struct safexcel_token **atoken);908struct safexcel_result_desc *safexcel_add_rdesc(struct safexcel_crypto_priv *priv,909int ring_id,910bool first, bool last,911dma_addr_t data, u32 len);912int safexcel_ring_first_rdr_index(struct safexcel_crypto_priv *priv,913int ring);914int safexcel_ring_rdr_rdesc_index(struct safexcel_crypto_priv *priv,915int ring,916struct safexcel_result_desc *rdesc);917void safexcel_rdr_req_set(struct safexcel_crypto_priv *priv,918int ring,919struct safexcel_result_desc *rdesc,920struct crypto_async_request *req);921inline struct crypto_async_request *922safexcel_rdr_req_get(struct safexcel_crypto_priv *priv, int ring);923int safexcel_hmac_setkey(struct safexcel_context *base, const u8 *key,924unsigned int keylen, const char *alg,925unsigned int state_sz);926927/* available algorithms */928extern struct safexcel_alg_template safexcel_alg_ecb_des;929extern struct safexcel_alg_template safexcel_alg_cbc_des;930extern struct safexcel_alg_template safexcel_alg_ecb_des3_ede;931extern struct safexcel_alg_template safexcel_alg_cbc_des3_ede;932extern struct safexcel_alg_template safexcel_alg_ecb_aes;933extern struct safexcel_alg_template safexcel_alg_cbc_aes;934extern struct safexcel_alg_template safexcel_alg_ctr_aes;935extern struct safexcel_alg_template safexcel_alg_md5;936extern struct safexcel_alg_template safexcel_alg_sha1;937extern struct safexcel_alg_template safexcel_alg_sha224;938extern struct safexcel_alg_template safexcel_alg_sha256;939extern struct safexcel_alg_template safexcel_alg_sha384;940extern struct safexcel_alg_template safexcel_alg_sha512;941extern struct safexcel_alg_template safexcel_alg_hmac_md5;942extern struct safexcel_alg_template safexcel_alg_hmac_sha1;943extern struct safexcel_alg_template safexcel_alg_hmac_sha224;944extern struct safexcel_alg_template safexcel_alg_hmac_sha256;945extern struct safexcel_alg_template safexcel_alg_hmac_sha384;946extern struct safexcel_alg_template safexcel_alg_hmac_sha512;947extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha1_cbc_aes;948extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha224_cbc_aes;949extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha256_cbc_aes;950extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha384_cbc_aes;951extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha512_cbc_aes;952extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha1_cbc_des3_ede;953extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha1_ctr_aes;954extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha224_ctr_aes;955extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha256_ctr_aes;956extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha384_ctr_aes;957extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha512_ctr_aes;958extern struct safexcel_alg_template safexcel_alg_xts_aes;959extern struct safexcel_alg_template safexcel_alg_gcm;960extern struct safexcel_alg_template safexcel_alg_ccm;961extern struct safexcel_alg_template safexcel_alg_cbcmac;962extern struct safexcel_alg_template safexcel_alg_xcbcmac;963extern struct safexcel_alg_template safexcel_alg_cmac;964extern struct safexcel_alg_template safexcel_alg_chacha20;965extern struct safexcel_alg_template safexcel_alg_chachapoly;966extern struct safexcel_alg_template safexcel_alg_chachapoly_esp;967extern struct safexcel_alg_template safexcel_alg_sm3;968extern struct safexcel_alg_template safexcel_alg_hmac_sm3;969extern struct safexcel_alg_template safexcel_alg_ecb_sm4;970extern struct safexcel_alg_template safexcel_alg_cbc_sm4;971extern struct safexcel_alg_template safexcel_alg_ctr_sm4;972extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha1_cbc_sm4;973extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sm3_cbc_sm4;974extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha1_ctr_sm4;975extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sm3_ctr_sm4;976extern struct safexcel_alg_template safexcel_alg_sha3_224;977extern struct safexcel_alg_template safexcel_alg_sha3_256;978extern struct safexcel_alg_template safexcel_alg_sha3_384;979extern struct safexcel_alg_template safexcel_alg_sha3_512;980extern struct safexcel_alg_template safexcel_alg_hmac_sha3_224;981extern struct safexcel_alg_template safexcel_alg_hmac_sha3_256;982extern struct safexcel_alg_template safexcel_alg_hmac_sha3_384;983extern struct safexcel_alg_template safexcel_alg_hmac_sha3_512;984extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha1_cbc_des;985extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha256_cbc_des3_ede;986extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha224_cbc_des3_ede;987extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha512_cbc_des3_ede;988extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha384_cbc_des3_ede;989extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha256_cbc_des;990extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha224_cbc_des;991extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha512_cbc_des;992extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha384_cbc_des;993extern struct safexcel_alg_template safexcel_alg_rfc4106_gcm;994extern struct safexcel_alg_template safexcel_alg_rfc4543_gcm;995extern struct safexcel_alg_template safexcel_alg_rfc4309_ccm;996997#endif9989991000