Path: blob/master/drivers/crypto/marvell/octeontx2/otx2_cptlf.c
26285 views
// SPDX-License-Identifier: GPL-2.0-only1/* Copyright (C) 2020 Marvell. */23#include "otx2_cpt_common.h"4#include "otx2_cptlf.h"5#include "rvu_reg.h"67#define CPT_TIMER_HOLD 0x03F8#define CPT_COUNT_HOLD 32910static void cptlf_do_set_done_time_wait(struct otx2_cptlf_info *lf,11int time_wait)12{13union otx2_cptx_lf_done_wait done_wait;1415done_wait.u = otx2_cpt_read64(lf->lfs->reg_base, lf->lfs->blkaddr,16lf->slot, OTX2_CPT_LF_DONE_WAIT);17done_wait.s.time_wait = time_wait;18otx2_cpt_write64(lf->lfs->reg_base, lf->lfs->blkaddr, lf->slot,19OTX2_CPT_LF_DONE_WAIT, done_wait.u);20}2122static void cptlf_do_set_done_num_wait(struct otx2_cptlf_info *lf, int num_wait)23{24union otx2_cptx_lf_done_wait done_wait;2526done_wait.u = otx2_cpt_read64(lf->lfs->reg_base, lf->lfs->blkaddr,27lf->slot, OTX2_CPT_LF_DONE_WAIT);28done_wait.s.num_wait = num_wait;29otx2_cpt_write64(lf->lfs->reg_base, lf->lfs->blkaddr, lf->slot,30OTX2_CPT_LF_DONE_WAIT, done_wait.u);31}3233static void cptlf_set_done_time_wait(struct otx2_cptlfs_info *lfs,34int time_wait)35{36int slot;3738for (slot = 0; slot < lfs->lfs_num; slot++)39cptlf_do_set_done_time_wait(&lfs->lf[slot], time_wait);40}4142static void cptlf_set_done_num_wait(struct otx2_cptlfs_info *lfs, int num_wait)43{44int slot;4546for (slot = 0; slot < lfs->lfs_num; slot++)47cptlf_do_set_done_num_wait(&lfs->lf[slot], num_wait);48}4950static int cptlf_set_pri(struct otx2_cptlf_info *lf, int pri)51{52struct otx2_cptlfs_info *lfs = lf->lfs;53union otx2_cptx_af_lf_ctrl lf_ctrl;54int ret;5556ret = otx2_cpt_read_af_reg(lfs->mbox, lfs->pdev,57CPT_AF_LFX_CTL(lf->slot),58&lf_ctrl.u, lfs->blkaddr);59if (ret)60return ret;6162lf_ctrl.s.pri = pri ? 1 : 0;6364ret = otx2_cpt_write_af_reg(lfs->mbox, lfs->pdev,65CPT_AF_LFX_CTL(lf->slot),66lf_ctrl.u, lfs->blkaddr);67return ret;68}6970static int cptlf_set_eng_grps_mask(struct otx2_cptlf_info *lf,71int eng_grps_mask)72{73struct otx2_cptlfs_info *lfs = lf->lfs;74union otx2_cptx_af_lf_ctrl lf_ctrl;75int ret;7677ret = otx2_cpt_read_af_reg(lfs->mbox, lfs->pdev,78CPT_AF_LFX_CTL(lf->slot),79&lf_ctrl.u, lfs->blkaddr);80if (ret)81return ret;8283lf_ctrl.s.grp = eng_grps_mask;8485ret = otx2_cpt_write_af_reg(lfs->mbox, lfs->pdev,86CPT_AF_LFX_CTL(lf->slot),87lf_ctrl.u, lfs->blkaddr);88return ret;89}9091static int cptlf_set_grp_and_pri(struct otx2_cptlfs_info *lfs,92int eng_grp_mask, int pri)93{94int slot, ret = 0;9596for (slot = 0; slot < lfs->lfs_num; slot++) {97ret = cptlf_set_pri(&lfs->lf[slot], pri);98if (ret)99return ret;100101ret = cptlf_set_eng_grps_mask(&lfs->lf[slot], eng_grp_mask);102if (ret)103return ret;104}105return ret;106}107108static int cptlf_set_ctx_ilen(struct otx2_cptlfs_info *lfs, int ctx_ilen)109{110union otx2_cptx_af_lf_ctrl lf_ctrl;111struct otx2_cptlf_info *lf;112int slot, ret = 0;113114for (slot = 0; slot < lfs->lfs_num; slot++) {115lf = &lfs->lf[slot];116117ret = otx2_cpt_read_af_reg(lfs->mbox, lfs->pdev,118CPT_AF_LFX_CTL(lf->slot),119&lf_ctrl.u, lfs->blkaddr);120if (ret)121return ret;122123lf_ctrl.s.ctx_ilen = ctx_ilen;124125ret = otx2_cpt_write_af_reg(lfs->mbox, lfs->pdev,126CPT_AF_LFX_CTL(lf->slot),127lf_ctrl.u, lfs->blkaddr);128if (ret)129return ret;130}131return ret;132}133134static void cptlf_hw_init(struct otx2_cptlfs_info *lfs)135{136/* Disable instruction queues */137otx2_cptlf_disable_iqueues(lfs);138139/* Set instruction queues base addresses */140otx2_cptlf_set_iqueues_base_addr(lfs);141142/* Set instruction queues sizes */143otx2_cptlf_set_iqueues_size(lfs);144145/* Set done interrupts time wait */146cptlf_set_done_time_wait(lfs, CPT_TIMER_HOLD);147148/* Set done interrupts num wait */149cptlf_set_done_num_wait(lfs, CPT_COUNT_HOLD);150151/* Enable instruction queues */152otx2_cptlf_enable_iqueues(lfs);153}154155static void cptlf_hw_cleanup(struct otx2_cptlfs_info *lfs)156{157/* Disable instruction queues */158otx2_cptlf_disable_iqueues(lfs);159}160161static void cptlf_set_misc_intrs(struct otx2_cptlfs_info *lfs, u8 enable)162{163union otx2_cptx_lf_misc_int_ena_w1s irq_misc = { .u = 0x0 };164u64 reg = enable ? OTX2_CPT_LF_MISC_INT_ENA_W1S :165OTX2_CPT_LF_MISC_INT_ENA_W1C;166int slot;167168irq_misc.s.fault = 0x1;169irq_misc.s.hwerr = 0x1;170irq_misc.s.irde = 0x1;171irq_misc.s.nqerr = 0x1;172irq_misc.s.nwrp = 0x1;173174for (slot = 0; slot < lfs->lfs_num; slot++)175otx2_cpt_write64(lfs->reg_base, lfs->blkaddr, slot, reg,176irq_misc.u);177}178179static void cptlf_set_done_intrs(struct otx2_cptlfs_info *lfs, u8 enable)180{181u64 reg = enable ? OTX2_CPT_LF_DONE_INT_ENA_W1S :182OTX2_CPT_LF_DONE_INT_ENA_W1C;183int slot;184185for (slot = 0; slot < lfs->lfs_num; slot++)186otx2_cpt_write64(lfs->reg_base, lfs->blkaddr, slot, reg, 0x1);187}188189static inline int cptlf_read_done_cnt(struct otx2_cptlf_info *lf)190{191union otx2_cptx_lf_done irq_cnt;192193irq_cnt.u = otx2_cpt_read64(lf->lfs->reg_base, lf->lfs->blkaddr, lf->slot,194OTX2_CPT_LF_DONE);195return irq_cnt.s.done;196}197198static irqreturn_t cptlf_misc_intr_handler(int __always_unused irq, void *arg)199{200union otx2_cptx_lf_misc_int irq_misc, irq_misc_ack;201struct otx2_cptlf_info *lf = arg;202struct device *dev;203204dev = &lf->lfs->pdev->dev;205irq_misc.u = otx2_cpt_read64(lf->lfs->reg_base, lf->lfs->blkaddr,206lf->slot, OTX2_CPT_LF_MISC_INT);207irq_misc_ack.u = 0x0;208209if (irq_misc.s.fault) {210dev_err(dev, "Memory error detected while executing CPT_INST_S, LF %d.\n",211lf->slot);212irq_misc_ack.s.fault = 0x1;213214} else if (irq_misc.s.hwerr) {215dev_err(dev, "HW error from an engine executing CPT_INST_S, LF %d.",216lf->slot);217irq_misc_ack.s.hwerr = 0x1;218219} else if (irq_misc.s.nwrp) {220dev_err(dev, "SMMU fault while writing CPT_RES_S to CPT_INST_S[RES_ADDR], LF %d.\n",221lf->slot);222irq_misc_ack.s.nwrp = 0x1;223224} else if (irq_misc.s.irde) {225dev_err(dev, "Memory error when accessing instruction memory queue CPT_LF_Q_BASE[ADDR].\n");226irq_misc_ack.s.irde = 0x1;227228} else if (irq_misc.s.nqerr) {229dev_err(dev, "Error enqueuing an instruction received at CPT_LF_NQ.\n");230irq_misc_ack.s.nqerr = 0x1;231232} else {233dev_err(dev, "Unhandled interrupt in CPT LF %d\n", lf->slot);234return IRQ_NONE;235}236237/* Acknowledge interrupts */238otx2_cpt_write64(lf->lfs->reg_base, lf->lfs->blkaddr, lf->slot,239OTX2_CPT_LF_MISC_INT, irq_misc_ack.u);240241return IRQ_HANDLED;242}243244static irqreturn_t cptlf_done_intr_handler(int irq, void *arg)245{246union otx2_cptx_lf_done_wait done_wait;247struct otx2_cptlf_info *lf = arg;248int irq_cnt;249250/* Read the number of completed requests */251irq_cnt = cptlf_read_done_cnt(lf);252if (irq_cnt) {253done_wait.u = otx2_cpt_read64(lf->lfs->reg_base, lf->lfs->blkaddr,254lf->slot, OTX2_CPT_LF_DONE_WAIT);255/* Acknowledge the number of completed requests */256otx2_cpt_write64(lf->lfs->reg_base, lf->lfs->blkaddr, lf->slot,257OTX2_CPT_LF_DONE_ACK, irq_cnt);258259otx2_cpt_write64(lf->lfs->reg_base, lf->lfs->blkaddr, lf->slot,260OTX2_CPT_LF_DONE_WAIT, done_wait.u);261if (unlikely(!lf->wqe)) {262dev_err(&lf->lfs->pdev->dev, "No work for LF %d\n",263lf->slot);264return IRQ_NONE;265}266267/* Schedule processing of completed requests */268tasklet_hi_schedule(&lf->wqe->work);269}270return IRQ_HANDLED;271}272273void otx2_cptlf_unregister_misc_interrupts(struct otx2_cptlfs_info *lfs)274{275int i, irq_offs, vector;276277irq_offs = OTX2_CPT_LF_INT_VEC_E_MISC;278for (i = 0; i < lfs->lfs_num; i++) {279if (!lfs->lf[i].is_irq_reg[irq_offs])280continue;281282vector = pci_irq_vector(lfs->pdev,283lfs->lf[i].msix_offset + irq_offs);284free_irq(vector, &lfs->lf[i]);285lfs->lf[i].is_irq_reg[irq_offs] = false;286}287288cptlf_set_misc_intrs(lfs, false);289}290EXPORT_SYMBOL_NS_GPL(otx2_cptlf_unregister_misc_interrupts, "CRYPTO_DEV_OCTEONTX2_CPT");291292void otx2_cptlf_unregister_done_interrupts(struct otx2_cptlfs_info *lfs)293{294int i, irq_offs, vector;295296irq_offs = OTX2_CPT_LF_INT_VEC_E_DONE;297for (i = 0; i < lfs->lfs_num; i++) {298if (!lfs->lf[i].is_irq_reg[irq_offs])299continue;300301vector = pci_irq_vector(lfs->pdev,302lfs->lf[i].msix_offset + irq_offs);303free_irq(vector, &lfs->lf[i]);304lfs->lf[i].is_irq_reg[irq_offs] = false;305}306307cptlf_set_done_intrs(lfs, false);308}309EXPORT_SYMBOL_NS_GPL(otx2_cptlf_unregister_done_interrupts, "CRYPTO_DEV_OCTEONTX2_CPT");310311static int cptlf_do_register_interrrupts(struct otx2_cptlfs_info *lfs,312int lf_num, int irq_offset,313irq_handler_t handler)314{315int ret, vector;316317vector = pci_irq_vector(lfs->pdev, lfs->lf[lf_num].msix_offset +318irq_offset);319ret = request_irq(vector, handler, 0,320lfs->lf[lf_num].irq_name[irq_offset],321&lfs->lf[lf_num]);322if (ret)323return ret;324325lfs->lf[lf_num].is_irq_reg[irq_offset] = true;326327return ret;328}329330int otx2_cptlf_register_misc_interrupts(struct otx2_cptlfs_info *lfs)331{332bool is_cpt1 = (lfs->blkaddr == BLKADDR_CPT1);333int irq_offs, ret, i;334335irq_offs = OTX2_CPT_LF_INT_VEC_E_MISC;336for (i = 0; i < lfs->lfs_num; i++) {337snprintf(lfs->lf[i].irq_name[irq_offs], 32, "CPT%dLF Misc%d",338is_cpt1, i);339ret = cptlf_do_register_interrrupts(lfs, i, irq_offs,340cptlf_misc_intr_handler);341if (ret)342goto free_irq;343}344cptlf_set_misc_intrs(lfs, true);345return 0;346347free_irq:348otx2_cptlf_unregister_misc_interrupts(lfs);349return ret;350}351EXPORT_SYMBOL_NS_GPL(otx2_cptlf_register_misc_interrupts, "CRYPTO_DEV_OCTEONTX2_CPT");352353int otx2_cptlf_register_done_interrupts(struct otx2_cptlfs_info *lfs)354{355bool is_cpt1 = (lfs->blkaddr == BLKADDR_CPT1);356int irq_offs, ret, i;357358irq_offs = OTX2_CPT_LF_INT_VEC_E_DONE;359for (i = 0; i < lfs->lfs_num; i++) {360snprintf(lfs->lf[i].irq_name[irq_offs], 32,361"OTX2_CPT%dLF Done%d", is_cpt1, i);362ret = cptlf_do_register_interrrupts(lfs, i, irq_offs,363cptlf_done_intr_handler);364if (ret)365goto free_irq;366}367cptlf_set_done_intrs(lfs, true);368return 0;369370free_irq:371otx2_cptlf_unregister_done_interrupts(lfs);372return ret;373}374EXPORT_SYMBOL_NS_GPL(otx2_cptlf_register_done_interrupts, "CRYPTO_DEV_OCTEONTX2_CPT");375376void otx2_cptlf_free_irqs_affinity(struct otx2_cptlfs_info *lfs)377{378int slot, offs;379380for (slot = 0; slot < lfs->lfs_num; slot++) {381for (offs = 0; offs < OTX2_CPT_LF_MSIX_VECTORS; offs++)382irq_set_affinity_hint(pci_irq_vector(lfs->pdev,383lfs->lf[slot].msix_offset +384offs), NULL);385free_cpumask_var(lfs->lf[slot].affinity_mask);386}387}388EXPORT_SYMBOL_NS_GPL(otx2_cptlf_free_irqs_affinity, "CRYPTO_DEV_OCTEONTX2_CPT");389390int otx2_cptlf_set_irqs_affinity(struct otx2_cptlfs_info *lfs)391{392struct otx2_cptlf_info *lf = lfs->lf;393int slot, offs, ret;394395for (slot = 0; slot < lfs->lfs_num; slot++) {396if (!zalloc_cpumask_var(&lf[slot].affinity_mask, GFP_KERNEL)) {397dev_err(&lfs->pdev->dev,398"cpumask allocation failed for LF %d", slot);399ret = -ENOMEM;400goto free_affinity_mask;401}402403cpumask_set_cpu(cpumask_local_spread(slot,404dev_to_node(&lfs->pdev->dev)),405lf[slot].affinity_mask);406407for (offs = 0; offs < OTX2_CPT_LF_MSIX_VECTORS; offs++) {408ret = irq_set_affinity_hint(pci_irq_vector(lfs->pdev,409lf[slot].msix_offset + offs),410lf[slot].affinity_mask);411if (ret)412goto free_affinity_mask;413}414}415return 0;416417free_affinity_mask:418otx2_cptlf_free_irqs_affinity(lfs);419return ret;420}421EXPORT_SYMBOL_NS_GPL(otx2_cptlf_set_irqs_affinity, "CRYPTO_DEV_OCTEONTX2_CPT");422423int otx2_cptlf_init(struct otx2_cptlfs_info *lfs, u8 eng_grp_mask, int pri,424int lfs_num)425{426int slot, ret;427428if (!lfs->pdev || !lfs->reg_base)429return -EINVAL;430431lfs->lfs_num = lfs_num;432for (slot = 0; slot < lfs->lfs_num; slot++) {433lfs->lf[slot].lfs = lfs;434lfs->lf[slot].slot = slot;435if (!lfs->lmt_info.base)436lfs->lf[slot].lmtline = lfs->reg_base +437OTX2_CPT_RVU_FUNC_ADDR_S(BLKADDR_LMT, slot,438OTX2_CPT_LMT_LF_LMTLINEX(0));439440lfs->lf[slot].ioreg = lfs->reg_base +441OTX2_CPT_RVU_FUNC_ADDR_S(lfs->blkaddr, slot,442OTX2_CPT_LF_NQX(0));443}444/* Send request to attach LFs */445ret = otx2_cpt_attach_rscrs_msg(lfs);446if (ret)447goto clear_lfs_num;448449ret = otx2_cpt_alloc_instruction_queues(lfs);450if (ret) {451dev_err(&lfs->pdev->dev,452"Allocating instruction queues failed\n");453goto detach_rsrcs;454}455cptlf_hw_init(lfs);456/*457* Allow each LF to execute requests destined to any of 8 engine458* groups and set queue priority of each LF to high459*/460ret = cptlf_set_grp_and_pri(lfs, eng_grp_mask, pri);461if (ret)462goto free_iq;463464if (lfs->ctx_ilen_ovrd) {465ret = cptlf_set_ctx_ilen(lfs, lfs->ctx_ilen);466if (ret)467goto free_iq;468}469470return 0;471472free_iq:473cptlf_hw_cleanup(lfs);474otx2_cpt_free_instruction_queues(lfs);475detach_rsrcs:476otx2_cpt_detach_rsrcs_msg(lfs);477clear_lfs_num:478lfs->lfs_num = 0;479return ret;480}481EXPORT_SYMBOL_NS_GPL(otx2_cptlf_init, "CRYPTO_DEV_OCTEONTX2_CPT");482483void otx2_cptlf_shutdown(struct otx2_cptlfs_info *lfs)484{485/* Cleanup LFs hardware side */486cptlf_hw_cleanup(lfs);487/* Free instruction queues */488otx2_cpt_free_instruction_queues(lfs);489/* Send request to detach LFs */490otx2_cpt_detach_rsrcs_msg(lfs);491lfs->lfs_num = 0;492}493EXPORT_SYMBOL_NS_GPL(otx2_cptlf_shutdown, "CRYPTO_DEV_OCTEONTX2_CPT");494495MODULE_AUTHOR("Marvell");496MODULE_DESCRIPTION("Marvell RVU CPT Common module");497MODULE_LICENSE("GPL");498499500